1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __ASM_POWERPC_CPUTABLE_H
3 #define __ASM_POWERPC_CPUTABLE_H
6 #include <linux/types.h>
7 #include <asm/asm-compat.h>
8 #include <asm/feature-fixups.h>
9 #include <uapi/asm/cputable.h>
13 /* This structure can grow, it's real size is used by head.S code
14 * via the mkdefs mechanism.
18 typedef void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
19 typedef void (*cpu_restore_t)(void);
21 enum powerpc_oprofile_type {
22 PPC_OPROFILE_INVALID = 0,
23 PPC_OPROFILE_RS64 = 1,
24 PPC_OPROFILE_POWER4 = 2,
26 PPC_OPROFILE_FSL_EMB = 4,
27 PPC_OPROFILE_CELL = 5,
28 PPC_OPROFILE_PA6T = 6,
31 enum powerpc_pmc_type {
40 extern int machine_check_generic(struct pt_regs *regs);
41 extern int machine_check_4xx(struct pt_regs *regs);
42 extern int machine_check_440A(struct pt_regs *regs);
43 extern int machine_check_e500mc(struct pt_regs *regs);
44 extern int machine_check_e500(struct pt_regs *regs);
45 extern int machine_check_e200(struct pt_regs *regs);
46 extern int machine_check_47x(struct pt_regs *regs);
47 int machine_check_8xx(struct pt_regs *regs);
49 extern void cpu_down_flush_e500v2(void);
50 extern void cpu_down_flush_e500mc(void);
51 extern void cpu_down_flush_e5500(void);
52 extern void cpu_down_flush_e6500(void);
54 /* NOTE WELL: Update identify_cpu() if fields are added or removed! */
56 /* CPU is matched via (PVR & pvr_mask) == pvr_value */
57 unsigned int pvr_mask;
58 unsigned int pvr_value;
61 unsigned long cpu_features; /* Kernel features */
62 unsigned int cpu_user_features; /* Userland features */
63 unsigned int cpu_user_features2; /* Userland features v2 */
64 unsigned int mmu_features; /* MMU features */
66 /* cache line sizes */
67 unsigned int icache_bsize;
68 unsigned int dcache_bsize;
70 /* flush caches inside the current cpu */
71 void (*cpu_down_flush)(void);
73 /* number of performance monitor counters */
74 unsigned int num_pmcs;
75 enum powerpc_pmc_type pmc_type;
77 /* this is called to initialize various CPU bits like L1 cache,
78 * BHT, SPD, etc... from head.S before branching to identify_machine
80 cpu_setup_t cpu_setup;
81 /* Used to restore cpu setup on secondary processors and at resume */
82 cpu_restore_t cpu_restore;
84 /* Used by oprofile userspace to select the right counters */
85 char *oprofile_cpu_type;
87 /* Processor specific oprofile operations */
88 enum powerpc_oprofile_type oprofile_type;
90 /* Bit locations inside the mmcra change */
91 unsigned long oprofile_mmcra_sihv;
92 unsigned long oprofile_mmcra_sipr;
94 /* Bits to clear during an oprofile exception */
95 unsigned long oprofile_mmcra_clear;
97 /* Name of processor class, for the ELF AT_PLATFORM entry */
100 /* Processor specific machine check handling. Return negative
101 * if the error is fatal, 1 if it was fully recovered and 0 to
102 * pass up (not CPU originated) */
103 int (*machine_check)(struct pt_regs *regs);
106 * Processor specific early machine check handler which is
107 * called in real mode to handle SLB and TLB errors.
109 long (*machine_check_early)(struct pt_regs *regs);
112 extern struct cpu_spec *cur_cpu_spec;
114 extern unsigned int __start___ftr_fixup, __stop___ftr_fixup;
116 extern void set_cur_cpu_spec(struct cpu_spec *s);
117 extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr);
118 extern void identify_cpu_name(unsigned int pvr);
119 extern void do_feature_fixups(unsigned long value, void *fixup_start,
122 extern const char *powerpc_base_platform;
124 #ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS
125 extern void cpu_feature_keys_init(void);
127 static inline void cpu_feature_keys_init(void) { }
130 #endif /* __ASSEMBLY__ */
132 /* CPU kernel features */
134 /* Definitions for features that we have on both 32-bit and 64-bit chips */
135 #define CPU_FTR_COHERENT_ICACHE ASM_CONST(0x00000001)
136 #define CPU_FTR_ALTIVEC ASM_CONST(0x00000002)
137 #define CPU_FTR_DBELL ASM_CONST(0x00000004)
138 #define CPU_FTR_CAN_NAP ASM_CONST(0x00000008)
139 #define CPU_FTR_DEBUG_LVL_EXC ASM_CONST(0x00000010)
140 #define CPU_FTR_NODSISRALIGN ASM_CONST(0x00000020)
141 #define CPU_FTR_FPU_UNAVAILABLE ASM_CONST(0x00000040)
142 #define CPU_FTR_LWSYNC ASM_CONST(0x00000080)
143 #define CPU_FTR_NOEXECUTE ASM_CONST(0x00000100)
144 #define CPU_FTR_EMB_HV ASM_CONST(0x00000200)
146 /* Definitions for features that only exist on 32-bit chips */
148 #define CPU_FTR_601 ASM_CONST(0x00001000)
149 #define CPU_FTR_L2CR ASM_CONST(0x00002000)
150 #define CPU_FTR_SPEC7450 ASM_CONST(0x00004000)
151 #define CPU_FTR_TAU ASM_CONST(0x00008000)
152 #define CPU_FTR_CAN_DOZE ASM_CONST(0x00010000)
153 #define CPU_FTR_USE_RTC ASM_CONST(0x00020000)
154 #define CPU_FTR_L3CR ASM_CONST(0x00040000)
155 #define CPU_FTR_L3_DISABLE_NAP ASM_CONST(0x00080000)
156 #define CPU_FTR_NAP_DISABLE_L2_PR ASM_CONST(0x00100000)
157 #define CPU_FTR_DUAL_PLL_750FX ASM_CONST(0x00200000)
158 #define CPU_FTR_NO_DPM ASM_CONST(0x00400000)
159 #define CPU_FTR_476_DD2 ASM_CONST(0x00800000)
160 #define CPU_FTR_NEED_COHERENT ASM_CONST(0x01000000)
161 #define CPU_FTR_NO_BTIC ASM_CONST(0x02000000)
162 #define CPU_FTR_PPC_LE ASM_CONST(0x04000000)
163 #define CPU_FTR_UNIFIED_ID_CACHE ASM_CONST(0x08000000)
164 #define CPU_FTR_SPE ASM_CONST(0x10000000)
165 #define CPU_FTR_NEED_PAIRED_STWCX ASM_CONST(0x20000000)
166 #define CPU_FTR_INDEXED_DCR ASM_CONST(0x40000000)
168 #else /* CONFIG_PPC32 */
169 /* Define these to 0 for the sake of tests in common code */
170 #define CPU_FTR_601 (0)
171 #define CPU_FTR_PPC_LE (0)
175 * Definitions for the 64-bit processor unique features;
176 * on 32-bit, make the names available but defined to be 0.
179 #define LONG_ASM_CONST(x) ASM_CONST(x)
181 #define LONG_ASM_CONST(x) 0
184 #define CPU_FTR_REAL_LE LONG_ASM_CONST(0x0000000000001000)
185 #define CPU_FTR_HVMODE LONG_ASM_CONST(0x0000000000002000)
186 #define CPU_FTR_ARCH_206 LONG_ASM_CONST(0x0000000000008000)
187 #define CPU_FTR_ARCH_207S LONG_ASM_CONST(0x0000000000010000)
188 #define CPU_FTR_ARCH_300 LONG_ASM_CONST(0x0000000000020000)
189 #define CPU_FTR_MMCRA LONG_ASM_CONST(0x0000000000040000)
190 #define CPU_FTR_CTRL LONG_ASM_CONST(0x0000000000080000)
191 #define CPU_FTR_SMT LONG_ASM_CONST(0x0000000000100000)
192 #define CPU_FTR_PAUSE_ZERO LONG_ASM_CONST(0x0000000000200000)
193 #define CPU_FTR_PURR LONG_ASM_CONST(0x0000000000400000)
194 #define CPU_FTR_CELL_TB_BUG LONG_ASM_CONST(0x0000000000800000)
195 #define CPU_FTR_SPURR LONG_ASM_CONST(0x0000000001000000)
196 #define CPU_FTR_DSCR LONG_ASM_CONST(0x0000000002000000)
197 #define CPU_FTR_VSX LONG_ASM_CONST(0x0000000004000000)
198 #define CPU_FTR_SAO LONG_ASM_CONST(0x0000000008000000)
199 #define CPU_FTR_CP_USE_DCBTZ LONG_ASM_CONST(0x0000000010000000)
200 #define CPU_FTR_UNALIGNED_LD_STD LONG_ASM_CONST(0x0000000020000000)
201 #define CPU_FTR_ASYM_SMT LONG_ASM_CONST(0x0000000040000000)
202 #define CPU_FTR_STCX_CHECKS_ADDRESS LONG_ASM_CONST(0x0000000080000000)
203 #define CPU_FTR_POPCNTB LONG_ASM_CONST(0x0000000100000000)
204 #define CPU_FTR_POPCNTD LONG_ASM_CONST(0x0000000200000000)
205 #define CPU_FTR_PKEY LONG_ASM_CONST(0x0000000400000000)
206 #define CPU_FTR_VMX_COPY LONG_ASM_CONST(0x0000000800000000)
207 #define CPU_FTR_TM LONG_ASM_CONST(0x0000001000000000)
208 #define CPU_FTR_CFAR LONG_ASM_CONST(0x0000002000000000)
209 #define CPU_FTR_HAS_PPR LONG_ASM_CONST(0x0000004000000000)
210 #define CPU_FTR_DAWR LONG_ASM_CONST(0x0000008000000000)
211 #define CPU_FTR_DABRX LONG_ASM_CONST(0x0000010000000000)
212 #define CPU_FTR_PMAO_BUG LONG_ASM_CONST(0x0000020000000000)
213 #define CPU_FTR_POWER9_DD1 LONG_ASM_CONST(0x0000040000000000)
214 #define CPU_FTR_POWER9_DD2_1 LONG_ASM_CONST(0x0000080000000000)
215 #define CPU_FTR_P9_TM_HV_ASSIST LONG_ASM_CONST(0x0000100000000000)
216 #define CPU_FTR_P9_TM_XER_SO_BUG LONG_ASM_CONST(0x0000200000000000)
217 #define CPU_FTR_P9_TLBIE_BUG LONG_ASM_CONST(0x0000400000000000)
221 #define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN)
223 #define MMU_FTR_PPCAS_ARCH_V2 (MMU_FTR_TLBIEL | MMU_FTR_16M_PAGE)
225 /* We only set the altivec features if the kernel was compiled with altivec
228 #ifdef CONFIG_ALTIVEC
229 #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
230 #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
232 #define CPU_FTR_ALTIVEC_COMP 0
233 #define PPC_FEATURE_HAS_ALTIVEC_COMP 0
236 /* We only set the VSX features if the kernel was compiled with VSX
240 #define CPU_FTR_VSX_COMP CPU_FTR_VSX
241 #define PPC_FEATURE_HAS_VSX_COMP PPC_FEATURE_HAS_VSX
243 #define CPU_FTR_VSX_COMP 0
244 #define PPC_FEATURE_HAS_VSX_COMP 0
247 /* We only set the spe features if the kernel was compiled with spe
251 #define CPU_FTR_SPE_COMP CPU_FTR_SPE
252 #define PPC_FEATURE_HAS_SPE_COMP PPC_FEATURE_HAS_SPE
253 #define PPC_FEATURE_HAS_EFP_SINGLE_COMP PPC_FEATURE_HAS_EFP_SINGLE
254 #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP PPC_FEATURE_HAS_EFP_DOUBLE
256 #define CPU_FTR_SPE_COMP 0
257 #define PPC_FEATURE_HAS_SPE_COMP 0
258 #define PPC_FEATURE_HAS_EFP_SINGLE_COMP 0
259 #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP 0
262 /* We only set the TM feature if the kernel was compiled with TM supprt */
263 #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
264 #define CPU_FTR_TM_COMP CPU_FTR_TM
265 #define PPC_FEATURE2_HTM_COMP PPC_FEATURE2_HTM
266 #define PPC_FEATURE2_HTM_NOSC_COMP PPC_FEATURE2_HTM_NOSC
268 #define CPU_FTR_TM_COMP 0
269 #define PPC_FEATURE2_HTM_COMP 0
270 #define PPC_FEATURE2_HTM_NOSC_COMP 0
273 /* We need to mark all pages as being coherent if we're SMP or we have a
274 * 74[45]x and an MPC107 host bridge. Also 83xx and PowerQUICC II
275 * require it for PCI "streaming/prefetch" to work properly.
276 * This is also required by 52xx family.
278 #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
279 || defined(CONFIG_PPC_83xx) || defined(CONFIG_8260) \
280 || defined(CONFIG_PPC_MPC52xx)
281 #define CPU_FTR_COMMON CPU_FTR_NEED_COHERENT
283 #define CPU_FTR_COMMON 0
286 /* The powersave features NAP & DOZE seems to confuse BDI when
287 debugging. So if a BDI is used, disable theses
289 #ifndef CONFIG_BDI_SWITCH
290 #define CPU_FTR_MAYBE_CAN_DOZE CPU_FTR_CAN_DOZE
291 #define CPU_FTR_MAYBE_CAN_NAP CPU_FTR_CAN_NAP
293 #define CPU_FTR_MAYBE_CAN_DOZE 0
294 #define CPU_FTR_MAYBE_CAN_NAP 0
297 #define CPU_FTRS_PPC601 (CPU_FTR_COMMON | CPU_FTR_601 | \
298 CPU_FTR_COHERENT_ICACHE | CPU_FTR_UNIFIED_ID_CACHE | CPU_FTR_USE_RTC)
299 #define CPU_FTRS_603 (CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
300 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
301 #define CPU_FTRS_604 (CPU_FTR_COMMON | CPU_FTR_PPC_LE)
302 #define CPU_FTRS_740_NOTAU (CPU_FTR_COMMON | \
303 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
304 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
305 #define CPU_FTRS_740 (CPU_FTR_COMMON | \
306 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
307 CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
309 #define CPU_FTRS_750 (CPU_FTR_COMMON | \
310 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
311 CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
313 #define CPU_FTRS_750CL (CPU_FTRS_750)
314 #define CPU_FTRS_750FX1 (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM)
315 #define CPU_FTRS_750FX2 (CPU_FTRS_750 | CPU_FTR_NO_DPM)
316 #define CPU_FTRS_750FX (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX)
317 #define CPU_FTRS_750GX (CPU_FTRS_750FX)
318 #define CPU_FTRS_7400_NOTAU (CPU_FTR_COMMON | \
319 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
320 CPU_FTR_ALTIVEC_COMP | \
321 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
322 #define CPU_FTRS_7400 (CPU_FTR_COMMON | \
323 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
324 CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | \
325 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
326 #define CPU_FTRS_7450_20 (CPU_FTR_COMMON | \
327 CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
328 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
329 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
330 #define CPU_FTRS_7450_21 (CPU_FTR_COMMON | \
331 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
332 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
333 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
334 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
335 #define CPU_FTRS_7450_23 (CPU_FTR_COMMON | \
336 CPU_FTR_NEED_PAIRED_STWCX | \
337 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
338 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
339 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
340 #define CPU_FTRS_7455_1 (CPU_FTR_COMMON | \
341 CPU_FTR_NEED_PAIRED_STWCX | \
342 CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
343 CPU_FTR_SPEC7450 | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
344 #define CPU_FTRS_7455_20 (CPU_FTR_COMMON | \
345 CPU_FTR_NEED_PAIRED_STWCX | \
346 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
347 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
348 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
349 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
350 #define CPU_FTRS_7455 (CPU_FTR_COMMON | \
351 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
352 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
353 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
354 #define CPU_FTRS_7447_10 (CPU_FTR_COMMON | \
355 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
356 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
357 CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE | \
358 CPU_FTR_NEED_PAIRED_STWCX)
359 #define CPU_FTRS_7447 (CPU_FTR_COMMON | \
360 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
361 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
362 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
363 #define CPU_FTRS_7447A (CPU_FTR_COMMON | \
364 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
365 CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
366 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
367 #define CPU_FTRS_7448 (CPU_FTR_COMMON | \
368 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
369 CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
370 CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
371 #define CPU_FTRS_82XX (CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE)
372 #define CPU_FTRS_G2_LE (CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
373 CPU_FTR_MAYBE_CAN_NAP)
374 #define CPU_FTRS_E300 (CPU_FTR_MAYBE_CAN_DOZE | \
375 CPU_FTR_MAYBE_CAN_NAP | \
377 #define CPU_FTRS_E300C2 (CPU_FTR_MAYBE_CAN_DOZE | \
378 CPU_FTR_MAYBE_CAN_NAP | \
379 CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE)
380 #define CPU_FTRS_CLASSIC32 (CPU_FTR_COMMON)
381 #define CPU_FTRS_8XX (CPU_FTR_NOEXECUTE)
382 #define CPU_FTRS_40X (CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
383 #define CPU_FTRS_44X (CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
384 #define CPU_FTRS_440x6 (CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE | \
386 #define CPU_FTRS_47X (CPU_FTRS_440x6)
387 #define CPU_FTRS_E200 (CPU_FTR_SPE_COMP | \
388 CPU_FTR_NODSISRALIGN | CPU_FTR_COHERENT_ICACHE | \
389 CPU_FTR_UNIFIED_ID_CACHE | CPU_FTR_NOEXECUTE | \
390 CPU_FTR_DEBUG_LVL_EXC)
391 #define CPU_FTRS_E500 (CPU_FTR_MAYBE_CAN_DOZE | \
392 CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN | \
394 #define CPU_FTRS_E500_2 (CPU_FTR_MAYBE_CAN_DOZE | \
395 CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | \
396 CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
397 #define CPU_FTRS_E500MC (CPU_FTR_NODSISRALIGN | \
398 CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
399 CPU_FTR_DBELL | CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV)
401 * e5500/e6500 erratum A-006958 is a timebase bug that can use the
402 * same workaround as CPU_FTR_CELL_TB_BUG.
404 #define CPU_FTRS_E5500 (CPU_FTR_NODSISRALIGN | \
405 CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
406 CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
407 CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_CELL_TB_BUG)
408 #define CPU_FTRS_E6500 (CPU_FTR_NODSISRALIGN | \
409 CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
410 CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
411 CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_ALTIVEC_COMP | \
412 CPU_FTR_CELL_TB_BUG | CPU_FTR_SMT)
413 #define CPU_FTRS_GENERIC_32 (CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN)
416 #define CPU_FTRS_PPC970 (CPU_FTR_LWSYNC | \
417 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
418 CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA | \
419 CPU_FTR_CP_USE_DCBTZ | CPU_FTR_STCX_CHECKS_ADDRESS | \
420 CPU_FTR_HVMODE | CPU_FTR_DABRX)
421 #define CPU_FTRS_POWER5 (CPU_FTR_LWSYNC | \
422 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
423 CPU_FTR_MMCRA | CPU_FTR_SMT | \
424 CPU_FTR_COHERENT_ICACHE | CPU_FTR_PURR | \
425 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_DABRX)
426 #define CPU_FTRS_POWER6 (CPU_FTR_LWSYNC | \
427 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
428 CPU_FTR_MMCRA | CPU_FTR_SMT | \
429 CPU_FTR_COHERENT_ICACHE | \
430 CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
431 CPU_FTR_DSCR | CPU_FTR_UNALIGNED_LD_STD | \
432 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_CFAR | \
434 #define CPU_FTRS_POWER7 (CPU_FTR_LWSYNC | \
435 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
436 CPU_FTR_MMCRA | CPU_FTR_SMT | \
437 CPU_FTR_COHERENT_ICACHE | \
438 CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
439 CPU_FTR_DSCR | CPU_FTR_SAO | CPU_FTR_ASYM_SMT | \
440 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
441 CPU_FTR_CFAR | CPU_FTR_HVMODE | \
442 CPU_FTR_VMX_COPY | CPU_FTR_HAS_PPR | CPU_FTR_DABRX | CPU_FTR_PKEY)
443 #define CPU_FTRS_POWER8 (CPU_FTR_LWSYNC | \
444 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
445 CPU_FTR_MMCRA | CPU_FTR_SMT | \
446 CPU_FTR_COHERENT_ICACHE | \
447 CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
448 CPU_FTR_DSCR | CPU_FTR_SAO | \
449 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
450 CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
451 CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_DAWR | \
452 CPU_FTR_ARCH_207S | CPU_FTR_TM_COMP | CPU_FTR_PKEY)
453 #define CPU_FTRS_POWER8E (CPU_FTRS_POWER8 | CPU_FTR_PMAO_BUG)
454 #define CPU_FTRS_POWER8_DD1 (CPU_FTRS_POWER8 & ~CPU_FTR_DBELL)
455 #define CPU_FTRS_POWER9 (CPU_FTR_LWSYNC | \
456 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
457 CPU_FTR_MMCRA | CPU_FTR_SMT | \
458 CPU_FTR_COHERENT_ICACHE | \
459 CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
460 CPU_FTR_DSCR | CPU_FTR_SAO | \
461 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
462 CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
463 CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_ARCH_207S | \
464 CPU_FTR_TM_COMP | CPU_FTR_ARCH_300 | CPU_FTR_PKEY | \
465 CPU_FTR_P9_TLBIE_BUG)
466 #define CPU_FTRS_POWER9_DD1 ((CPU_FTRS_POWER9 | CPU_FTR_POWER9_DD1) & \
468 #define CPU_FTRS_POWER9_DD2_0 CPU_FTRS_POWER9
469 #define CPU_FTRS_POWER9_DD2_1 (CPU_FTRS_POWER9 | CPU_FTR_POWER9_DD2_1)
470 #define CPU_FTRS_POWER9_DD2_2 (CPU_FTRS_POWER9 | CPU_FTR_POWER9_DD2_1 | \
471 CPU_FTR_P9_TM_HV_ASSIST | \
472 CPU_FTR_P9_TM_XER_SO_BUG)
473 #define CPU_FTRS_CELL (CPU_FTR_LWSYNC | \
474 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
475 CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
476 CPU_FTR_PAUSE_ZERO | CPU_FTR_CELL_TB_BUG | CPU_FTR_CP_USE_DCBTZ | \
477 CPU_FTR_UNALIGNED_LD_STD | CPU_FTR_DABRX)
478 #define CPU_FTRS_PA6T (CPU_FTR_LWSYNC | \
479 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP | \
480 CPU_FTR_PURR | CPU_FTR_REAL_LE | CPU_FTR_DABRX)
481 #define CPU_FTRS_COMPATIBLE (CPU_FTR_PPCAS_ARCH_V2)
484 #ifdef CONFIG_PPC_BOOK3E
485 #define CPU_FTRS_POSSIBLE (CPU_FTRS_E6500 | CPU_FTRS_E5500)
487 #ifdef CONFIG_CPU_LITTLE_ENDIAN
488 #define CPU_FTRS_POSSIBLE \
489 (CPU_FTRS_POWER7 | CPU_FTRS_POWER8E | CPU_FTRS_POWER8 | \
490 CPU_FTRS_POWER8_DD1 | CPU_FTR_ALTIVEC_COMP | CPU_FTR_VSX_COMP | \
491 CPU_FTRS_POWER9 | CPU_FTRS_POWER9_DD1 | CPU_FTRS_POWER9_DD2_1 | \
492 CPU_FTRS_POWER9_DD2_2)
494 #define CPU_FTRS_POSSIBLE \
495 (CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | \
496 CPU_FTRS_POWER6 | CPU_FTRS_POWER7 | CPU_FTRS_POWER8E | \
497 CPU_FTRS_POWER8 | CPU_FTRS_POWER8_DD1 | CPU_FTRS_CELL | \
498 CPU_FTRS_PA6T | CPU_FTR_VSX_COMP | CPU_FTR_ALTIVEC_COMP | \
499 CPU_FTRS_POWER9 | CPU_FTRS_POWER9_DD1 | CPU_FTRS_POWER9_DD2_1 | \
500 CPU_FTRS_POWER9_DD2_2)
501 #endif /* CONFIG_CPU_LITTLE_ENDIAN */
506 #ifdef CONFIG_PPC_BOOK3S_32
507 CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
508 CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
509 CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
510 CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
511 CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
512 CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
513 CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
514 CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 |
517 CPU_FTRS_GENERIC_32 |
519 #ifdef CONFIG_PPC_8xx
526 CPU_FTRS_44X | CPU_FTRS_440x6 |
528 #ifdef CONFIG_PPC_47x
529 CPU_FTRS_47X | CPU_FTR_476_DD2 |
535 CPU_FTRS_E500 | CPU_FTRS_E500_2 |
537 #ifdef CONFIG_PPC_E500MC
538 CPU_FTRS_E500MC | CPU_FTRS_E5500 | CPU_FTRS_E6500 |
542 #endif /* __powerpc64__ */
545 #ifdef CONFIG_PPC_BOOK3E
546 #define CPU_FTRS_ALWAYS (CPU_FTRS_E6500 & CPU_FTRS_E5500)
548 #ifdef CONFIG_CPU_LITTLE_ENDIAN
549 #define CPU_FTRS_ALWAYS \
550 (CPU_FTRS_POSSIBLE & ~CPU_FTR_HVMODE & CPU_FTRS_POWER7 & \
551 CPU_FTRS_POWER8E & CPU_FTRS_POWER8 & CPU_FTRS_POWER8_DD1 & \
552 CPU_FTRS_POWER9 & CPU_FTRS_POWER9_DD1 & CPU_FTRS_POWER9_DD2_1)
554 #define CPU_FTRS_ALWAYS \
555 (CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & \
556 CPU_FTRS_POWER6 & CPU_FTRS_POWER7 & CPU_FTRS_CELL & \
557 CPU_FTRS_PA6T & CPU_FTRS_POWER8 & CPU_FTRS_POWER8E & \
558 CPU_FTRS_POWER8_DD1 & ~CPU_FTR_HVMODE & CPU_FTRS_POSSIBLE & \
559 CPU_FTRS_POWER9 & CPU_FTRS_POWER9_DD1 & CPU_FTRS_POWER9_DD2_1)
560 #endif /* CONFIG_CPU_LITTLE_ENDIAN */
565 #ifdef CONFIG_PPC_BOOK3S_32
566 CPU_FTRS_PPC601 & CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
567 CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
568 CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
569 CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
570 CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
571 CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
572 CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
573 CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 &
576 CPU_FTRS_GENERIC_32 &
578 #ifdef CONFIG_PPC_8xx
585 CPU_FTRS_44X & CPU_FTRS_440x6 &
591 CPU_FTRS_E500 & CPU_FTRS_E500_2 &
593 #ifdef CONFIG_PPC_E500MC
594 CPU_FTRS_E500MC & CPU_FTRS_E5500 & CPU_FTRS_E6500 &
596 ~CPU_FTR_EMB_HV & /* can be removed at runtime */
599 #endif /* __powerpc64__ */
603 #endif /* !__ASSEMBLY__ */
605 #endif /* __ASM_POWERPC_CPUTABLE_H */