2 * arch/powerpc/cpu/ppc4xx/44x_spd_ddr2.c
3 * This SPD SDRAM detection code supports AMCC PPC44x cpu's with a
4 * DDR2 controller (non Denali Core). Those currently are:
7 * 440/460: 440SP/440SPe/460EX/460GT
9 * Copyright (c) 2008 Nuovation System Designs, LLC
10 * Grant Erickson <gerickson@nuovations.com>
12 * (C) Copyright 2007-2009
13 * Stefan Roese, DENX Software Engineering, sr@denx.de.
15 * COPYRIGHT AMCC CORPORATION 2004
17 * SPDX-License-Identifier: GPL-2.0+
20 /* define DEBUG for debugging output (obviously ;-)) */
27 #include <asm/ppc4xx.h>
30 #include <asm/processor.h>
32 #include <asm/cache.h>
36 #define PPC4xx_IBM_DDR2_DUMP_REGISTER(mnemonic) \
39 mfsdram(SDRAM_##mnemonic, data); \
40 printf("%20s[%02x] = 0x%08X\n", \
41 "SDRAM_" #mnemonic, SDRAM_##mnemonic, data); \
44 #define PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(mnemonic) \
47 data = mfdcr(SDRAM_##mnemonic); \
48 printf("%20s[%02x] = 0x%08X\n", \
49 "SDRAM_" #mnemonic, SDRAM_##mnemonic, data); \
52 static void update_rdcc(void)
57 * Complete RDSS configuration as mentioned on page 7 of the AMCC
58 * PowerPC440SP/SPe DDR2 application note:
59 * "DDR1/DDR2 Initialization Sequence and Dynamic Tuning"
61 * Or item #10 "10. Complete RDSS configuration" in chapter
62 * "22.2.9 SDRAM Initialization" of AMCC PPC460EX/EXr/GT users
65 mfsdram(SDRAM_RTSR, val);
66 if ((val & SDRAM_RTSR_TRK1SM_MASK) == SDRAM_RTSR_TRK1SM_ATPLS1) {
67 mfsdram(SDRAM_RDCC, val);
68 if ((val & SDRAM_RDCC_RDSS_MASK) != SDRAM_RDCC_RDSS_T4) {
70 mtsdram(SDRAM_RDCC, val);
75 #if defined(CONFIG_440)
77 * This DDR2 setup code can dynamically setup the TLB entries for the DDR2
78 * memory region. Right now the cache should still be disabled in U-Boot
79 * because of the EMAC driver, that need its buffer descriptor to be located
80 * in non cached memory.
82 * If at some time this restriction doesn't apply anymore, just define
83 * CONFIG_4xx_DCACHE in the board config file and this code should setup
84 * everything correctly.
86 #ifdef CONFIG_4xx_DCACHE
87 /* enable caching on SDRAM */
88 #define MY_TLB_WORD2_I_ENABLE 0
90 /* disable caching on SDRAM */
91 #define MY_TLB_WORD2_I_ENABLE TLB_WORD2_I_ENABLE
92 #endif /* CONFIG_4xx_DCACHE */
94 void dcbz_area(u32 start_address, u32 num_bytes);
95 #endif /* CONFIG_440 */
100 #define MULDIV64(m1, m2, d) (u32)(((u64)(m1) * (u64)(m2)) / (u64)(d))
102 /*-----------------------------------------------------------------------------+
104 *-----------------------------------------------------------------------------*/
105 phys_size_t sdram_memsize(void)
107 phys_size_t mem_size;
108 unsigned long mcopt2;
109 unsigned long mcstat;
116 mfsdram(SDRAM_MCOPT2, mcopt2);
117 mfsdram(SDRAM_MCSTAT, mcstat);
119 /* DDR controller must be enabled and not in self-refresh. */
120 /* Otherwise memsize is zero. */
121 if (((mcopt2 & SDRAM_MCOPT2_DCEN_MASK) == SDRAM_MCOPT2_DCEN_ENABLE)
122 && ((mcopt2 & SDRAM_MCOPT2_SREN_MASK) == SDRAM_MCOPT2_SREN_EXIT)
123 && ((mcstat & (SDRAM_MCSTAT_MIC_MASK | SDRAM_MCSTAT_SRMS_MASK))
124 == (SDRAM_MCSTAT_MIC_COMP | SDRAM_MCSTAT_SRMS_NOT_SF))) {
125 for (i = 0; i < MAXBXCF; i++) {
126 mfsdram(SDRAM_MB0CF + (i << 2), mb0cf);
128 if ((mb0cf & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
129 #if defined(CONFIG_440)
130 sdsz = mfdcr_any(SDRAM_R0BAS + i) & SDRAM_RXBAS_SDSZ_MASK;
132 sdsz = mb0cf & SDRAM_RXBAS_SDSZ_MASK;
135 case SDRAM_RXBAS_SDSZ_8:
138 case SDRAM_RXBAS_SDSZ_16:
141 case SDRAM_RXBAS_SDSZ_32:
144 case SDRAM_RXBAS_SDSZ_64:
147 case SDRAM_RXBAS_SDSZ_128:
150 case SDRAM_RXBAS_SDSZ_256:
153 case SDRAM_RXBAS_SDSZ_512:
156 case SDRAM_RXBAS_SDSZ_1024:
159 case SDRAM_RXBAS_SDSZ_2048:
162 case SDRAM_RXBAS_SDSZ_4096:
166 printf("WARNING: Unsupported bank size (SDSZ=0x%lx)!\n"
175 return mem_size << 20;
178 /*-----------------------------------------------------------------------------+
180 *-----------------------------------------------------------------------------*/
181 static unsigned long is_ecc_enabled(void)
185 mfsdram(SDRAM_MCOPT1, val);
187 return SDRAM_MCOPT1_MCHK_CHK_DECODE(val);
190 /*-----------------------------------------------------------------------------+
192 *-----------------------------------------------------------------------------*/
193 void board_add_ram_info(int use_default)
195 PPC4xx_SYS_INFO board_cfg;
198 if (is_ecc_enabled())
203 get_sys_info(&board_cfg);
205 #if defined(CONFIG_405EX)
206 val = board_cfg.freqPLB;
208 mfsdr(SDR0_DDR0, val);
209 val = MULDIV64((board_cfg.freqPLB), SDR0_DDR0_DDRM_DECODE(val), 1);
211 printf(" enabled, %d MHz", (val * 2) / 1000000);
213 mfsdram(SDRAM_MMODE, val);
214 val = (val & SDRAM_MMODE_DCL_MASK) >> 4;
215 printf(", CL%d)", val);
218 #if defined(CONFIG_SPD_EEPROM)
220 /*-----------------------------------------------------------------------------+
222 *-----------------------------------------------------------------------------*/
228 #define MAX_SPD_BYTES 256 /* Max number of bytes on the DIMM's SPD EEPROM */
230 #define ONE_BILLION 1000000000
232 #define CMD_NOP (7 << 19)
233 #define CMD_PRECHARGE (2 << 19)
234 #define CMD_REFRESH (1 << 19)
235 #define CMD_EMR (0 << 19)
236 #define CMD_READ (5 << 19)
237 #define CMD_WRITE (4 << 19)
239 #define SELECT_MR (0 << 16)
240 #define SELECT_EMR (1 << 16)
241 #define SELECT_EMR2 (2 << 16)
242 #define SELECT_EMR3 (3 << 16)
245 #define DLL_RESET 0x00000100
247 #define WRITE_RECOV_2 (1 << 9)
248 #define WRITE_RECOV_3 (2 << 9)
249 #define WRITE_RECOV_4 (3 << 9)
250 #define WRITE_RECOV_5 (4 << 9)
251 #define WRITE_RECOV_6 (5 << 9)
253 #define BURST_LEN_4 0x00000002
256 #define ODT_0_OHM 0x00000000
257 #define ODT_50_OHM 0x00000044
258 #define ODT_75_OHM 0x00000004
259 #define ODT_150_OHM 0x00000040
261 #define ODS_FULL 0x00000000
262 #define ODS_REDUCED 0x00000002
263 #define OCD_CALIB_DEF 0x00000380
265 /* defines for ODT (On Die Termination) of the 440SP(e) DDR2 controller */
266 #define ODT_EB0R (0x80000000 >> 8)
267 #define ODT_EB0W (0x80000000 >> 7)
268 #define CALC_ODT_R(n) (ODT_EB0R << (n << 1))
269 #define CALC_ODT_W(n) (ODT_EB0W << (n << 1))
270 #define CALC_ODT_RW(n) (CALC_ODT_R(n) | CALC_ODT_W(n))
272 /* Defines for the Read Cycle Delay test */
273 #define NUMMEMTESTS 8
274 #define NUMMEMWORDS 8
275 #define NUMLOOPS 64 /* memory test loops */
278 * Newer PPC's like 440SPe, 460EX/GT can be equipped with more than 2GB of SDRAM.
279 * To support such configurations, we "only" map the first 2GB via the TLB's. We
280 * need some free virtual address space for the remaining peripherals like, SoC
281 * devices, FLASH etc.
283 * Note that ECC is currently not supported on configurations with more than 2GB
284 * SDRAM. This is because we only map the first 2GB on such systems, and therefore
285 * the ECC parity byte of the remaining area can't be written.
289 * Board-specific Platform code can reimplement spd_ddr_init_hang () if needed
291 void __spd_ddr_init_hang (void)
295 void spd_ddr_init_hang (void) __attribute__((weak, alias("__spd_ddr_init_hang")));
298 * To provide an interface for board specific config values in this common
299 * DDR setup code, we implement he "weak" default functions here. They return
300 * the default value back to the caller.
302 * Please see include/configs/yucca.h for an example fora board specific
305 u32 __ddr_wrdtr(u32 default_val)
309 u32 ddr_wrdtr(u32) __attribute__((weak, alias("__ddr_wrdtr")));
311 u32 __ddr_clktr(u32 default_val)
315 u32 ddr_clktr(u32) __attribute__((weak, alias("__ddr_clktr")));
318 /* Private Structure Definitions */
320 /* enum only to ease code for cas latency setting */
321 typedef enum ddr_cas_id {
329 /*-----------------------------------------------------------------------------+
331 *-----------------------------------------------------------------------------*/
332 static void get_spd_info(unsigned long *dimm_populated,
333 unsigned char *iic0_dimm_addr,
334 unsigned long num_dimm_banks);
335 static void check_mem_type(unsigned long *dimm_populated,
336 unsigned char *iic0_dimm_addr,
337 unsigned long num_dimm_banks);
338 static void check_frequency(unsigned long *dimm_populated,
339 unsigned char *iic0_dimm_addr,
340 unsigned long num_dimm_banks);
341 static void check_rank_number(unsigned long *dimm_populated,
342 unsigned char *iic0_dimm_addr,
343 unsigned long num_dimm_banks);
344 static void check_voltage_type(unsigned long *dimm_populated,
345 unsigned char *iic0_dimm_addr,
346 unsigned long num_dimm_banks);
347 static void program_memory_queue(unsigned long *dimm_populated,
348 unsigned char *iic0_dimm_addr,
349 unsigned long num_dimm_banks);
350 static void program_codt(unsigned long *dimm_populated,
351 unsigned char *iic0_dimm_addr,
352 unsigned long num_dimm_banks);
353 static void program_mode(unsigned long *dimm_populated,
354 unsigned char *iic0_dimm_addr,
355 unsigned long num_dimm_banks,
356 ddr_cas_id_t *selected_cas,
357 int *write_recovery);
358 static void program_tr(unsigned long *dimm_populated,
359 unsigned char *iic0_dimm_addr,
360 unsigned long num_dimm_banks);
361 static void program_rtr(unsigned long *dimm_populated,
362 unsigned char *iic0_dimm_addr,
363 unsigned long num_dimm_banks);
364 static void program_bxcf(unsigned long *dimm_populated,
365 unsigned char *iic0_dimm_addr,
366 unsigned long num_dimm_banks);
367 static void program_copt1(unsigned long *dimm_populated,
368 unsigned char *iic0_dimm_addr,
369 unsigned long num_dimm_banks);
370 static void program_initplr(unsigned long *dimm_populated,
371 unsigned char *iic0_dimm_addr,
372 unsigned long num_dimm_banks,
373 ddr_cas_id_t selected_cas,
375 #ifdef CONFIG_DDR_ECC
376 static void program_ecc(unsigned long *dimm_populated,
377 unsigned char *iic0_dimm_addr,
378 unsigned long num_dimm_banks,
379 unsigned long tlb_word2_i_value);
381 #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
382 static void program_DQS_calibration(unsigned long *dimm_populated,
383 unsigned char *iic0_dimm_addr,
384 unsigned long num_dimm_banks);
385 #ifdef HARD_CODED_DQS /* calibration test with hardvalues */
386 static void test(void);
388 static void DQS_calibration_process(void);
392 static unsigned char spd_read(uchar chip, uint addr)
394 unsigned char data[2];
396 if (i2c_probe(chip) == 0)
397 if (i2c_read(chip, addr, 1, data, 1) == 0)
403 /*-----------------------------------------------------------------------------+
404 * initdram. Initializes the 440SP Memory Queue and DDR SDRAM controller.
405 * Note: This routine runs from flash with a stack set up in the chip's
406 * sram space. It is important that the routine does not require .sbss, .bss or
407 * .data sections. It also cannot call routines that require these sections.
408 *-----------------------------------------------------------------------------*/
409 /*-----------------------------------------------------------------------------
411 * Description: Configures SDRAM memory banks for DDR operation.
412 * Auto Memory Configuration option reads the DDR SDRAM EEPROMs
413 * via the IIC bus and then configures the DDR SDRAM memory
414 * banks appropriately. If Auto Memory Configuration is
415 * not used, it is assumed that no DIMM is plugged
416 *-----------------------------------------------------------------------------*/
417 phys_size_t initdram(int board_type)
419 unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
420 unsigned long dimm_populated[MAXDIMMS] = {SDRAM_NONE, SDRAM_NONE};
421 unsigned long num_dimm_banks; /* on board dimm banks */
423 ddr_cas_id_t selected_cas = DDR_CAS_5; /* preset to silence compiler */
425 phys_size_t dram_size = 0;
427 num_dimm_banks = sizeof(iic0_dimm_addr);
429 /*------------------------------------------------------------------
430 * Reset the DDR-SDRAM controller.
431 *-----------------------------------------------------------------*/
432 mtsdr(SDR0_SRST, SDR0_SRST0_DMC);
433 mtsdr(SDR0_SRST, 0x00000000);
436 * Make sure I2C controller is initialized
440 /* switch to correct I2C bus */
441 i2c_set_bus_num(CONFIG_SYS_SPD_BUS_NUM);
443 /*------------------------------------------------------------------
444 * Clear out the serial presence detect buffers.
445 * Perform IIC reads from the dimm. Fill in the spds.
446 * Check to see if the dimm slots are populated
447 *-----------------------------------------------------------------*/
448 get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
450 /*------------------------------------------------------------------
451 * Check the memory type for the dimms plugged.
452 *-----------------------------------------------------------------*/
453 check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
455 /*------------------------------------------------------------------
456 * Check the frequency supported for the dimms plugged.
457 *-----------------------------------------------------------------*/
458 check_frequency(dimm_populated, iic0_dimm_addr, num_dimm_banks);
460 /*------------------------------------------------------------------
461 * Check the total rank number.
462 *-----------------------------------------------------------------*/
463 check_rank_number(dimm_populated, iic0_dimm_addr, num_dimm_banks);
465 /*------------------------------------------------------------------
466 * Check the voltage type for the dimms plugged.
467 *-----------------------------------------------------------------*/
468 check_voltage_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
470 /*------------------------------------------------------------------
471 * Program SDRAM controller options 2 register
472 * Except Enabling of the memory controller.
473 *-----------------------------------------------------------------*/
474 mfsdram(SDRAM_MCOPT2, val);
475 mtsdram(SDRAM_MCOPT2,
477 ~(SDRAM_MCOPT2_SREN_MASK | SDRAM_MCOPT2_PMEN_MASK |
478 SDRAM_MCOPT2_IPTR_MASK | SDRAM_MCOPT2_XSRP_MASK |
479 SDRAM_MCOPT2_ISIE_MASK))
480 | (SDRAM_MCOPT2_SREN_ENTER | SDRAM_MCOPT2_PMEN_DISABLE |
481 SDRAM_MCOPT2_IPTR_IDLE | SDRAM_MCOPT2_XSRP_ALLOW |
482 SDRAM_MCOPT2_ISIE_ENABLE));
484 /*------------------------------------------------------------------
485 * Program SDRAM controller options 1 register
486 * Note: Does not enable the memory controller.
487 *-----------------------------------------------------------------*/
488 program_copt1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
490 /*------------------------------------------------------------------
491 * Set the SDRAM Controller On Die Termination Register
492 *-----------------------------------------------------------------*/
493 program_codt(dimm_populated, iic0_dimm_addr, num_dimm_banks);
495 /*------------------------------------------------------------------
496 * Program SDRAM refresh register.
497 *-----------------------------------------------------------------*/
498 program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
500 /*------------------------------------------------------------------
501 * Program SDRAM mode register.
502 *-----------------------------------------------------------------*/
503 program_mode(dimm_populated, iic0_dimm_addr, num_dimm_banks,
504 &selected_cas, &write_recovery);
506 /*------------------------------------------------------------------
507 * Set the SDRAM Write Data/DM/DQS Clock Timing Reg
508 *-----------------------------------------------------------------*/
509 mfsdram(SDRAM_WRDTR, val);
510 mtsdram(SDRAM_WRDTR, (val & ~(SDRAM_WRDTR_LLWP_MASK | SDRAM_WRDTR_WTR_MASK)) |
511 ddr_wrdtr(SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_90_DEG_ADV));
513 /*------------------------------------------------------------------
514 * Set the SDRAM Clock Timing Register
515 *-----------------------------------------------------------------*/
516 mfsdram(SDRAM_CLKTR, val);
517 mtsdram(SDRAM_CLKTR, (val & ~SDRAM_CLKTR_CLKP_MASK) |
518 ddr_clktr(SDRAM_CLKTR_CLKP_0_DEG));
520 /*------------------------------------------------------------------
521 * Program the BxCF registers.
522 *-----------------------------------------------------------------*/
523 program_bxcf(dimm_populated, iic0_dimm_addr, num_dimm_banks);
525 /*------------------------------------------------------------------
526 * Program SDRAM timing registers.
527 *-----------------------------------------------------------------*/
528 program_tr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
530 /*------------------------------------------------------------------
531 * Set the Extended Mode register
532 *-----------------------------------------------------------------*/
533 mfsdram(SDRAM_MEMODE, val);
534 mtsdram(SDRAM_MEMODE,
535 (val & ~(SDRAM_MEMODE_DIC_MASK | SDRAM_MEMODE_DLL_MASK |
536 SDRAM_MEMODE_RTT_MASK | SDRAM_MEMODE_DQS_MASK)) |
537 (SDRAM_MEMODE_DIC_NORMAL | SDRAM_MEMODE_DLL_ENABLE
538 | SDRAM_MEMODE_RTT_150OHM | SDRAM_MEMODE_DQS_ENABLE));
540 /*------------------------------------------------------------------
541 * Program Initialization preload registers.
542 *-----------------------------------------------------------------*/
543 program_initplr(dimm_populated, iic0_dimm_addr, num_dimm_banks,
544 selected_cas, write_recovery);
546 /*------------------------------------------------------------------
547 * Delay to ensure 200usec have elapsed since reset.
548 *-----------------------------------------------------------------*/
551 /*------------------------------------------------------------------
552 * Set the memory queue core base addr.
553 *-----------------------------------------------------------------*/
554 program_memory_queue(dimm_populated, iic0_dimm_addr, num_dimm_banks);
556 /*------------------------------------------------------------------
557 * Program SDRAM controller options 2 register
558 * Enable the memory controller.
559 *-----------------------------------------------------------------*/
560 mfsdram(SDRAM_MCOPT2, val);
561 mtsdram(SDRAM_MCOPT2,
562 (val & ~(SDRAM_MCOPT2_SREN_MASK | SDRAM_MCOPT2_DCEN_MASK |
563 SDRAM_MCOPT2_IPTR_MASK | SDRAM_MCOPT2_ISIE_MASK)) |
564 SDRAM_MCOPT2_IPTR_EXECUTE);
566 /*------------------------------------------------------------------
567 * Wait for IPTR_EXECUTE init sequence to complete.
568 *-----------------------------------------------------------------*/
570 mfsdram(SDRAM_MCSTAT, val);
571 } while ((val & SDRAM_MCSTAT_MIC_MASK) == SDRAM_MCSTAT_MIC_NOTCOMP);
573 /* enable the controller only after init sequence completes */
574 mfsdram(SDRAM_MCOPT2, val);
575 mtsdram(SDRAM_MCOPT2, (val | SDRAM_MCOPT2_DCEN_ENABLE));
577 /* Make sure delay-line calibration is done before proceeding */
579 mfsdram(SDRAM_DLCR, val);
580 } while (!(val & SDRAM_DLCR_DLCS_COMPLETE));
582 /* get installed memory size */
583 dram_size = sdram_memsize();
588 if (dram_size > CONFIG_MAX_MEM_MAPPED)
589 dram_size = CONFIG_MAX_MEM_MAPPED;
591 /* and program tlb entries for this size (dynamic) */
594 * Program TLB entries with caches enabled, for best performace
595 * while auto-calibrating and ECC generation
597 program_tlb(0, 0, dram_size, 0);
599 /*------------------------------------------------------------------
601 *-----------------------------------------------------------------*/
602 #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
603 DQS_autocalibration();
605 program_DQS_calibration(dimm_populated, iic0_dimm_addr, num_dimm_banks);
608 * Now complete RDSS configuration as mentioned on page 7 of the AMCC
609 * PowerPC440SP/SPe DDR2 application note:
610 * "DDR1/DDR2 Initialization Sequence and Dynamic Tuning"
614 #ifdef CONFIG_DDR_ECC
615 /*------------------------------------------------------------------
616 * If ecc is enabled, initialize the parity bits.
617 *-----------------------------------------------------------------*/
618 program_ecc(dimm_populated, iic0_dimm_addr, num_dimm_banks, 0);
622 * Flush the dcache before removing the TLB with caches
623 * enabled. Otherwise this might lead to problems later on,
624 * e.g. while booting Linux (as seen on ICON-440SPe).
629 * Now after initialization (auto-calibration and ECC generation)
630 * remove the TLB entries with caches enabled and program again with
631 * desired cache functionality
633 remove_tlb(0, dram_size);
634 program_tlb(0, 0, dram_size, MY_TLB_WORD2_I_ENABLE);
636 ppc4xx_ibm_ddr2_register_dump();
639 * Clear potential errors resulting from auto-calibration.
640 * If not done, then we could get an interrupt later on when
641 * exceptions are enabled.
643 set_mcsr(get_mcsr());
645 return sdram_memsize();
648 static void get_spd_info(unsigned long *dimm_populated,
649 unsigned char *iic0_dimm_addr,
650 unsigned long num_dimm_banks)
652 unsigned long dimm_num;
653 unsigned long dimm_found;
654 unsigned char num_of_bytes;
655 unsigned char total_size;
658 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
662 num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
663 debug("\nspd_read(0x%x) returned %d\n",
664 iic0_dimm_addr[dimm_num], num_of_bytes);
665 total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
666 debug("spd_read(0x%x) returned %d\n",
667 iic0_dimm_addr[dimm_num], total_size);
669 if ((num_of_bytes != 0) && (total_size != 0)) {
670 dimm_populated[dimm_num] = true;
672 debug("DIMM slot %lu: populated\n", dimm_num);
674 dimm_populated[dimm_num] = false;
675 debug("DIMM slot %lu: Not populated\n", dimm_num);
679 if (dimm_found == false) {
680 printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
681 spd_ddr_init_hang ();
686 /*------------------------------------------------------------------
687 * For the memory DIMMs installed, this routine verifies that they
688 * really are DDR specific DIMMs.
689 *-----------------------------------------------------------------*/
690 static void check_mem_type(unsigned long *dimm_populated,
691 unsigned char *iic0_dimm_addr,
692 unsigned long num_dimm_banks)
694 unsigned long dimm_num;
695 unsigned long dimm_type;
697 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
698 if (dimm_populated[dimm_num] == true) {
699 dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
702 printf("ERROR: Standard Fast Page Mode DRAM DIMM detected in "
703 "slot %d.\n", (unsigned int)dimm_num);
704 printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
705 printf("Replace the DIMM module with a supported DIMM.\n\n");
706 spd_ddr_init_hang ();
709 printf("ERROR: EDO DIMM detected in slot %d.\n",
710 (unsigned int)dimm_num);
711 printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
712 printf("Replace the DIMM module with a supported DIMM.\n\n");
713 spd_ddr_init_hang ();
716 printf("ERROR: Pipelined Nibble DIMM detected in slot %d.\n",
717 (unsigned int)dimm_num);
718 printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
719 printf("Replace the DIMM module with a supported DIMM.\n\n");
720 spd_ddr_init_hang ();
723 printf("ERROR: SDRAM DIMM detected in slot %d.\n",
724 (unsigned int)dimm_num);
725 printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
726 printf("Replace the DIMM module with a supported DIMM.\n\n");
727 spd_ddr_init_hang ();
730 printf("ERROR: Multiplexed ROM DIMM detected in slot %d.\n",
731 (unsigned int)dimm_num);
732 printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
733 printf("Replace the DIMM module with a supported DIMM.\n\n");
734 spd_ddr_init_hang ();
737 printf("ERROR: SGRAM DIMM detected in slot %d.\n",
738 (unsigned int)dimm_num);
739 printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
740 printf("Replace the DIMM module with a supported DIMM.\n\n");
741 spd_ddr_init_hang ();
744 debug("DIMM slot %lu: DDR1 SDRAM detected\n", dimm_num);
745 dimm_populated[dimm_num] = SDRAM_DDR1;
748 debug("DIMM slot %lu: DDR2 SDRAM detected\n", dimm_num);
749 dimm_populated[dimm_num] = SDRAM_DDR2;
752 printf("ERROR: Unknown DIMM detected in slot %d.\n",
753 (unsigned int)dimm_num);
754 printf("Only DDR1 and DDR2 SDRAM DIMMs are supported.\n");
755 printf("Replace the DIMM module with a supported DIMM.\n\n");
756 spd_ddr_init_hang ();
761 for (dimm_num = 1; dimm_num < num_dimm_banks; dimm_num++) {
762 if ((dimm_populated[dimm_num-1] != SDRAM_NONE)
763 && (dimm_populated[dimm_num] != SDRAM_NONE)
764 && (dimm_populated[dimm_num-1] != dimm_populated[dimm_num])) {
765 printf("ERROR: DIMM's DDR1 and DDR2 type can not be mixed.\n");
766 spd_ddr_init_hang ();
771 /*------------------------------------------------------------------
772 * For the memory DIMMs installed, this routine verifies that
773 * frequency previously calculated is supported.
774 *-----------------------------------------------------------------*/
775 static void check_frequency(unsigned long *dimm_populated,
776 unsigned char *iic0_dimm_addr,
777 unsigned long num_dimm_banks)
779 unsigned long dimm_num;
780 unsigned long tcyc_reg;
781 unsigned long cycle_time;
782 unsigned long calc_cycle_time;
783 unsigned long sdram_freq;
784 unsigned long sdr_ddrpll;
785 PPC4xx_SYS_INFO board_cfg;
787 /*------------------------------------------------------------------
788 * Get the board configuration info.
789 *-----------------------------------------------------------------*/
790 get_sys_info(&board_cfg);
792 mfsdr(SDR0_DDR0, sdr_ddrpll);
793 sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
796 * calc_cycle_time is calculated from DDR frequency set by board/chip
797 * and is expressed in multiple of 10 picoseconds
798 * to match the way DIMM cycle time is calculated below.
800 calc_cycle_time = MULDIV64(ONE_BILLION, 100, sdram_freq);
802 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
803 if (dimm_populated[dimm_num] != SDRAM_NONE) {
804 tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
806 * Byte 9, Cycle time for CAS Latency=X, is split into two nibbles:
807 * the higher order nibble (bits 4-7) designates the cycle time
808 * to a granularity of 1ns;
809 * the value presented by the lower order nibble (bits 0-3)
810 * has a granularity of .1ns and is added to the value designated
811 * by the higher nibble. In addition, four lines of the lower order
812 * nibble are assigned to support +.25,+.33, +.66 and +.75.
814 /* Convert from hex to decimal */
815 if ((tcyc_reg & 0x0F) == 0x0D)
816 cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 75;
817 else if ((tcyc_reg & 0x0F) == 0x0C)
818 cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 66;
819 else if ((tcyc_reg & 0x0F) == 0x0B)
820 cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 33;
821 else if ((tcyc_reg & 0x0F) == 0x0A)
822 cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 25;
824 cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) +
825 ((tcyc_reg & 0x0F)*10);
826 debug("cycle_time=%lu [10 picoseconds]\n", cycle_time);
828 if (cycle_time > (calc_cycle_time + 10)) {
830 * the provided sdram cycle_time is too small
831 * for the available DIMM cycle_time.
832 * The additionnal 100ps is here to accept a small incertainty.
834 printf("ERROR: DRAM DIMM detected with cycle_time %d ps in "
835 "slot %d \n while calculated cycle time is %d ps.\n",
836 (unsigned int)(cycle_time*10),
837 (unsigned int)dimm_num,
838 (unsigned int)(calc_cycle_time*10));
839 printf("Replace the DIMM, or change DDR frequency via "
840 "strapping bits.\n\n");
841 spd_ddr_init_hang ();
847 /*------------------------------------------------------------------
848 * For the memory DIMMs installed, this routine verifies two
849 * ranks/banks maximum are availables.
850 *-----------------------------------------------------------------*/
851 static void check_rank_number(unsigned long *dimm_populated,
852 unsigned char *iic0_dimm_addr,
853 unsigned long num_dimm_banks)
855 unsigned long dimm_num;
856 unsigned long dimm_rank;
857 unsigned long total_rank = 0;
859 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
860 if (dimm_populated[dimm_num] != SDRAM_NONE) {
861 dimm_rank = spd_read(iic0_dimm_addr[dimm_num], 5);
862 if (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
863 dimm_rank = (dimm_rank & 0x0F) +1;
865 dimm_rank = dimm_rank & 0x0F;
868 if (dimm_rank > MAXRANKS) {
869 printf("ERROR: DRAM DIMM detected with %lu ranks in "
870 "slot %lu is not supported.\n", dimm_rank, dimm_num);
871 printf("Only %d ranks are supported for all DIMM.\n", MAXRANKS);
872 printf("Replace the DIMM module with a supported DIMM.\n\n");
873 spd_ddr_init_hang ();
875 total_rank += dimm_rank;
877 if (total_rank > MAXRANKS) {
878 printf("ERROR: DRAM DIMM detected with a total of %d ranks "
879 "for all slots.\n", (unsigned int)total_rank);
880 printf("Only %d ranks are supported for all DIMM.\n", MAXRANKS);
881 printf("Remove one of the DIMM modules.\n\n");
882 spd_ddr_init_hang ();
887 /*------------------------------------------------------------------
888 * only support 2.5V modules.
889 * This routine verifies this.
890 *-----------------------------------------------------------------*/
891 static void check_voltage_type(unsigned long *dimm_populated,
892 unsigned char *iic0_dimm_addr,
893 unsigned long num_dimm_banks)
895 unsigned long dimm_num;
896 unsigned long voltage_type;
898 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
899 if (dimm_populated[dimm_num] != SDRAM_NONE) {
900 voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
901 switch (voltage_type) {
903 printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
904 printf("This DIMM is 5.0 Volt/TTL.\n");
905 printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
906 (unsigned int)dimm_num);
907 spd_ddr_init_hang ();
910 printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
911 printf("This DIMM is LVTTL.\n");
912 printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
913 (unsigned int)dimm_num);
914 spd_ddr_init_hang ();
917 printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
918 printf("This DIMM is 1.5 Volt.\n");
919 printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
920 (unsigned int)dimm_num);
921 spd_ddr_init_hang ();
924 printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
925 printf("This DIMM is 3.3 Volt/TTL.\n");
926 printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
927 (unsigned int)dimm_num);
928 spd_ddr_init_hang ();
931 /* 2.5 Voltage only for DDR1 */
934 /* 1.8 Voltage only for DDR2 */
937 printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
938 printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
939 (unsigned int)dimm_num);
940 spd_ddr_init_hang ();
947 /*-----------------------------------------------------------------------------+
949 *-----------------------------------------------------------------------------*/
950 static void program_copt1(unsigned long *dimm_populated,
951 unsigned char *iic0_dimm_addr,
952 unsigned long num_dimm_banks)
954 unsigned long dimm_num;
955 unsigned long mcopt1;
956 unsigned long ecc_enabled;
957 unsigned long ecc = 0;
958 unsigned long data_width = 0;
959 unsigned long dimm_32bit;
960 unsigned long dimm_64bit;
961 unsigned long registered = 0;
962 unsigned long attribute = 0;
963 unsigned long buf0, buf1; /* TODO: code to be changed for IOP1.6 to support 4 DIMMs */
964 unsigned long bankcount;
967 #ifdef CONFIG_DDR_ECC
977 /*------------------------------------------------------------------
978 * Set memory controller options reg 1, SDRAM_MCOPT1.
979 *-----------------------------------------------------------------*/
980 mfsdram(SDRAM_MCOPT1, val);
981 mcopt1 = val & ~(SDRAM_MCOPT1_MCHK_MASK | SDRAM_MCOPT1_RDEN_MASK |
982 SDRAM_MCOPT1_PMU_MASK | SDRAM_MCOPT1_DMWD_MASK |
983 SDRAM_MCOPT1_UIOS_MASK | SDRAM_MCOPT1_BCNT_MASK |
984 SDRAM_MCOPT1_DDR_TYPE_MASK | SDRAM_MCOPT1_RWOO_MASK |
985 SDRAM_MCOPT1_WOOO_MASK | SDRAM_MCOPT1_DCOO_MASK |
986 SDRAM_MCOPT1_DREF_MASK);
988 mcopt1 |= SDRAM_MCOPT1_QDEP;
989 mcopt1 |= SDRAM_MCOPT1_PMU_OPEN;
990 mcopt1 |= SDRAM_MCOPT1_RWOO_DISABLED;
991 mcopt1 |= SDRAM_MCOPT1_WOOO_DISABLED;
992 mcopt1 |= SDRAM_MCOPT1_DCOO_DISABLED;
993 mcopt1 |= SDRAM_MCOPT1_DREF_NORMAL;
995 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
996 if (dimm_populated[dimm_num] != SDRAM_NONE) {
997 /* test ecc support */
998 ecc = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 11);
999 if (ecc != 0x02) /* ecc not supported */
1000 ecc_enabled = false;
1002 /* test bank count */
1003 bankcount = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 17);
1004 if (bankcount == 0x04) /* bank count = 4 */
1005 mcopt1 |= SDRAM_MCOPT1_4_BANKS;
1006 else /* bank count = 8 */
1007 mcopt1 |= SDRAM_MCOPT1_8_BANKS;
1009 /* test for buffered/unbuffered, registered, differential clocks */
1010 registered = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 20);
1011 attribute = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 21);
1013 /* TODO: code to be changed for IOP1.6 to support 4 DIMMs */
1014 if (dimm_num == 0) {
1015 if (dimm_populated[dimm_num] == SDRAM_DDR1) /* DDR1 type */
1016 mcopt1 |= SDRAM_MCOPT1_DDR1_TYPE;
1017 if (dimm_populated[dimm_num] == SDRAM_DDR2) /* DDR2 type */
1018 mcopt1 |= SDRAM_MCOPT1_DDR2_TYPE;
1019 if (registered == 1) { /* DDR2 always buffered */
1020 /* TODO: what about above comments ? */
1021 mcopt1 |= SDRAM_MCOPT1_RDEN;
1024 /* TODO: the mask 0x02 doesn't match Samsung def for byte 21. */
1025 if ((attribute & 0x02) == 0x00) {
1026 /* buffered not supported */
1029 mcopt1 |= SDRAM_MCOPT1_RDEN;
1034 else if (dimm_num == 1) {
1035 if (dimm_populated[dimm_num] == SDRAM_DDR1) /* DDR1 type */
1036 mcopt1 |= SDRAM_MCOPT1_DDR1_TYPE;
1037 if (dimm_populated[dimm_num] == SDRAM_DDR2) /* DDR2 type */
1038 mcopt1 |= SDRAM_MCOPT1_DDR2_TYPE;
1039 if (registered == 1) {
1040 /* DDR2 always buffered */
1041 mcopt1 |= SDRAM_MCOPT1_RDEN;
1044 if ((attribute & 0x02) == 0x00) {
1045 /* buffered not supported */
1048 mcopt1 |= SDRAM_MCOPT1_RDEN;
1054 /* Note that for DDR2 the byte 7 is reserved, but OK to keep code as is. */
1055 data_width = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 6) +
1056 (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 7)) << 8);
1058 switch (data_width) {
1068 printf("WARNING: Detected a DIMM with a data width of %lu bits.\n",
1070 printf("Only DIMMs with 32 or 64 bit DDR-SDRAM widths are supported.\n");
1076 /* verify matching properties */
1077 if ((dimm_populated[0] != SDRAM_NONE) && (dimm_populated[1] != SDRAM_NONE)) {
1079 printf("ERROR: DIMM's buffered/unbuffered, registered, clocking don't match.\n");
1080 spd_ddr_init_hang ();
1084 if ((dimm_64bit == true) && (dimm_32bit == true)) {
1085 printf("ERROR: Cannot mix 32 bit and 64 bit DDR-SDRAM DIMMs together.\n");
1086 spd_ddr_init_hang ();
1087 } else if ((dimm_64bit == true) && (dimm_32bit == false)) {
1088 mcopt1 |= SDRAM_MCOPT1_DMWD_64;
1089 } else if ((dimm_64bit == false) && (dimm_32bit == true)) {
1090 mcopt1 |= SDRAM_MCOPT1_DMWD_32;
1092 printf("ERROR: Please install only 32 or 64 bit DDR-SDRAM DIMMs.\n\n");
1093 spd_ddr_init_hang ();
1096 if (ecc_enabled == true)
1097 mcopt1 |= SDRAM_MCOPT1_MCHK_GEN;
1099 mcopt1 |= SDRAM_MCOPT1_MCHK_NON;
1101 mtsdram(SDRAM_MCOPT1, mcopt1);
1104 /*-----------------------------------------------------------------------------+
1106 *-----------------------------------------------------------------------------*/
1107 static void program_codt(unsigned long *dimm_populated,
1108 unsigned char *iic0_dimm_addr,
1109 unsigned long num_dimm_banks)
1112 unsigned long modt0 = 0;
1113 unsigned long modt1 = 0;
1114 unsigned long modt2 = 0;
1115 unsigned long modt3 = 0;
1116 unsigned char dimm_num;
1117 unsigned char dimm_rank;
1118 unsigned char total_rank = 0;
1119 unsigned char total_dimm = 0;
1120 unsigned char dimm_type = 0;
1121 unsigned char firstSlot = 0;
1123 /*------------------------------------------------------------------
1124 * Set the SDRAM Controller On Die Termination Register
1125 *-----------------------------------------------------------------*/
1126 mfsdram(SDRAM_CODT, codt);
1127 codt &= ~(SDRAM_CODT_DQS_SINGLE_END | SDRAM_CODT_CKSE_SINGLE_END);
1128 codt |= SDRAM_CODT_IO_NMODE;
1130 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
1131 if (dimm_populated[dimm_num] != SDRAM_NONE) {
1132 dimm_rank = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 5);
1133 if (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08) {
1134 dimm_rank = (dimm_rank & 0x0F) + 1;
1135 dimm_type = SDRAM_DDR2;
1137 dimm_rank = dimm_rank & 0x0F;
1138 dimm_type = SDRAM_DDR1;
1141 total_rank += dimm_rank;
1143 if ((dimm_num == 0) && (total_dimm == 1))
1149 if (dimm_type == SDRAM_DDR2) {
1150 codt |= SDRAM_CODT_DQS_1_8_V_DDR2;
1151 if ((total_dimm == 1) && (firstSlot == true)) {
1152 if (total_rank == 1) { /* PUUU */
1153 codt |= CALC_ODT_R(0);
1154 modt0 = CALC_ODT_W(0);
1159 if (total_rank == 2) { /* PPUU */
1160 codt |= CALC_ODT_R(0) | CALC_ODT_R(1);
1161 modt0 = CALC_ODT_W(0) | CALC_ODT_W(1);
1166 } else if ((total_dimm == 1) && (firstSlot != true)) {
1167 if (total_rank == 1) { /* UUPU */
1168 codt |= CALC_ODT_R(2);
1171 modt2 = CALC_ODT_W(2);
1174 if (total_rank == 2) { /* UUPP */
1175 codt |= CALC_ODT_R(2) | CALC_ODT_R(3);
1178 modt2 = CALC_ODT_W(2) | CALC_ODT_W(3);
1182 if (total_dimm == 2) {
1183 if (total_rank == 2) { /* PUPU */
1184 codt |= CALC_ODT_R(0) | CALC_ODT_R(2);
1185 modt0 = CALC_ODT_RW(2);
1187 modt2 = CALC_ODT_RW(0);
1190 if (total_rank == 4) { /* PPPP */
1191 codt |= CALC_ODT_R(0) | CALC_ODT_R(1) |
1192 CALC_ODT_R(2) | CALC_ODT_R(3);
1193 modt0 = CALC_ODT_RW(2) | CALC_ODT_RW(3);
1195 modt2 = CALC_ODT_RW(0) | CALC_ODT_RW(1);
1200 codt |= SDRAM_CODT_DQS_2_5_V_DDR1;
1206 if (total_dimm == 1) {
1207 if (total_rank == 1)
1209 if (total_rank == 2)
1212 if (total_dimm == 2) {
1213 if (total_rank == 2)
1215 if (total_rank == 4)
1220 debug("nb of dimm %d\n", total_dimm);
1221 debug("nb of rank %d\n", total_rank);
1222 if (total_dimm == 1)
1223 debug("dimm in slot %d\n", firstSlot);
1225 mtsdram(SDRAM_CODT, codt);
1226 mtsdram(SDRAM_MODT0, modt0);
1227 mtsdram(SDRAM_MODT1, modt1);
1228 mtsdram(SDRAM_MODT2, modt2);
1229 mtsdram(SDRAM_MODT3, modt3);
1232 /*-----------------------------------------------------------------------------+
1234 *-----------------------------------------------------------------------------*/
1235 static void program_initplr(unsigned long *dimm_populated,
1236 unsigned char *iic0_dimm_addr,
1237 unsigned long num_dimm_banks,
1238 ddr_cas_id_t selected_cas,
1252 /******************************************************
1253 ** Assumption: if more than one DIMM, all DIMMs are the same
1254 ** as already checked in check_memory_type
1255 ******************************************************/
1257 if ((dimm_populated[0] == SDRAM_DDR1) || (dimm_populated[1] == SDRAM_DDR1)) {
1258 mtsdram(SDRAM_INITPLR0, 0x81B80000);
1259 mtsdram(SDRAM_INITPLR1, 0x81900400);
1260 mtsdram(SDRAM_INITPLR2, 0x81810000);
1261 mtsdram(SDRAM_INITPLR3, 0xff800162);
1262 mtsdram(SDRAM_INITPLR4, 0x81900400);
1263 mtsdram(SDRAM_INITPLR5, 0x86080000);
1264 mtsdram(SDRAM_INITPLR6, 0x86080000);
1265 mtsdram(SDRAM_INITPLR7, 0x81000062);
1266 } else if ((dimm_populated[0] == SDRAM_DDR2) || (dimm_populated[1] == SDRAM_DDR2)) {
1267 switch (selected_cas) {
1278 printf("ERROR: ucode error on selected_cas value %d", selected_cas);
1279 spd_ddr_init_hang ();
1285 * ToDo - Still a problem with the write recovery:
1286 * On the Corsair CM2X512-5400C4 module, setting write recovery
1287 * in the INITPLR reg to the value calculated in program_mode()
1288 * results in not correctly working DDR2 memory (crash after
1291 * So for now, set the write recovery to 3. This seems to work
1292 * on the Corair module too.
1296 switch (write_recovery) {
1310 printf("ERROR: write recovery not support (%d)", write_recovery);
1311 spd_ddr_init_hang ();
1315 wr = WRITE_RECOV_3; /* test-only, see description above */
1318 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++)
1319 if (dimm_populated[dimm_num] != SDRAM_NONE)
1321 if (total_dimm == 1) {
1324 } else if (total_dimm == 2) {
1328 printf("ERROR: Unsupported number of DIMM's (%d)", total_dimm);
1329 spd_ddr_init_hang ();
1332 mr = CMD_EMR | SELECT_MR | BURST_LEN_4 | wr | cas;
1333 emr = CMD_EMR | SELECT_EMR | odt | ods;
1334 emr2 = CMD_EMR | SELECT_EMR2;
1335 emr3 = CMD_EMR | SELECT_EMR3;
1336 /* NOP - Wait 106 MemClk cycles */
1337 mtsdram(SDRAM_INITPLR0, SDRAM_INITPLR_ENABLE | CMD_NOP |
1338 SDRAM_INITPLR_IMWT_ENCODE(106));
1340 /* precharge 4 MemClk cycles */
1341 mtsdram(SDRAM_INITPLR1, SDRAM_INITPLR_ENABLE | CMD_PRECHARGE |
1342 SDRAM_INITPLR_IMWT_ENCODE(4));
1343 /* EMR2 - Wait tMRD (2 MemClk cycles) */
1344 mtsdram(SDRAM_INITPLR2, SDRAM_INITPLR_ENABLE | emr2 |
1345 SDRAM_INITPLR_IMWT_ENCODE(2));
1346 /* EMR3 - Wait tMRD (2 MemClk cycles) */
1347 mtsdram(SDRAM_INITPLR3, SDRAM_INITPLR_ENABLE | emr3 |
1348 SDRAM_INITPLR_IMWT_ENCODE(2));
1349 /* EMR DLL ENABLE - Wait tMRD (2 MemClk cycles) */
1350 mtsdram(SDRAM_INITPLR4, SDRAM_INITPLR_ENABLE | emr |
1351 SDRAM_INITPLR_IMWT_ENCODE(2));
1352 /* MR w/ DLL reset - 200 cycle wait for DLL reset */
1353 mtsdram(SDRAM_INITPLR5, SDRAM_INITPLR_ENABLE | mr | DLL_RESET |
1354 SDRAM_INITPLR_IMWT_ENCODE(200));
1356 /* precharge 4 MemClk cycles */
1357 mtsdram(SDRAM_INITPLR6, SDRAM_INITPLR_ENABLE | CMD_PRECHARGE |
1358 SDRAM_INITPLR_IMWT_ENCODE(4));
1359 /* Refresh 25 MemClk cycles */
1360 mtsdram(SDRAM_INITPLR7, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
1361 SDRAM_INITPLR_IMWT_ENCODE(25));
1362 /* Refresh 25 MemClk cycles */
1363 mtsdram(SDRAM_INITPLR8, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
1364 SDRAM_INITPLR_IMWT_ENCODE(25));
1365 /* Refresh 25 MemClk cycles */
1366 mtsdram(SDRAM_INITPLR9, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
1367 SDRAM_INITPLR_IMWT_ENCODE(25));
1368 /* Refresh 25 MemClk cycles */
1369 mtsdram(SDRAM_INITPLR10, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
1370 SDRAM_INITPLR_IMWT_ENCODE(25));
1371 /* MR w/o DLL reset - Wait tMRD (2 MemClk cycles) */
1372 mtsdram(SDRAM_INITPLR11, SDRAM_INITPLR_ENABLE | mr |
1373 SDRAM_INITPLR_IMWT_ENCODE(2));
1374 /* EMR OCD Default - Wait tMRD (2 MemClk cycles) */
1375 mtsdram(SDRAM_INITPLR12, SDRAM_INITPLR_ENABLE | OCD_CALIB_DEF |
1376 SDRAM_INITPLR_IMWT_ENCODE(2) | emr);
1378 mtsdram(SDRAM_INITPLR13, SDRAM_INITPLR_ENABLE | emr |
1379 SDRAM_INITPLR_IMWT_ENCODE(2));
1381 printf("ERROR: ucode error as unknown DDR type in program_initplr");
1382 spd_ddr_init_hang ();
1386 /*------------------------------------------------------------------
1387 * This routine programs the SDRAM_MMODE register.
1388 * the selected_cas is an output parameter, that will be passed
1389 * by caller to call the above program_initplr( )
1390 *-----------------------------------------------------------------*/
1391 static void program_mode(unsigned long *dimm_populated,
1392 unsigned char *iic0_dimm_addr,
1393 unsigned long num_dimm_banks,
1394 ddr_cas_id_t *selected_cas,
1395 int *write_recovery)
1397 unsigned long dimm_num;
1398 unsigned long sdram_ddr1;
1399 unsigned long t_wr_ns;
1400 unsigned long t_wr_clk;
1401 unsigned long cas_bit;
1402 unsigned long cas_index;
1403 unsigned long sdram_freq;
1404 unsigned long ddr_check;
1405 unsigned long mmode;
1406 unsigned long tcyc_reg;
1407 unsigned long cycle_2_0_clk;
1408 unsigned long cycle_2_5_clk;
1409 unsigned long cycle_3_0_clk;
1410 unsigned long cycle_4_0_clk;
1411 unsigned long cycle_5_0_clk;
1412 unsigned long max_2_0_tcyc_ns_x_100;
1413 unsigned long max_2_5_tcyc_ns_x_100;
1414 unsigned long max_3_0_tcyc_ns_x_100;
1415 unsigned long max_4_0_tcyc_ns_x_100;
1416 unsigned long max_5_0_tcyc_ns_x_100;
1417 unsigned long cycle_time_ns_x_100[3];
1418 PPC4xx_SYS_INFO board_cfg;
1419 unsigned char cas_2_0_available;
1420 unsigned char cas_2_5_available;
1421 unsigned char cas_3_0_available;
1422 unsigned char cas_4_0_available;
1423 unsigned char cas_5_0_available;
1424 unsigned long sdr_ddrpll;
1426 /*------------------------------------------------------------------
1427 * Get the board configuration info.
1428 *-----------------------------------------------------------------*/
1429 get_sys_info(&board_cfg);
1431 mfsdr(SDR0_DDR0, sdr_ddrpll);
1432 sdram_freq = MULDIV64((board_cfg.freqPLB), SDR0_DDR0_DDRM_DECODE(sdr_ddrpll), 1);
1433 debug("sdram_freq=%lu\n", sdram_freq);
1435 /*------------------------------------------------------------------
1436 * Handle the timing. We need to find the worst case timing of all
1437 * the dimm modules installed.
1438 *-----------------------------------------------------------------*/
1440 cas_2_0_available = true;
1441 cas_2_5_available = true;
1442 cas_3_0_available = true;
1443 cas_4_0_available = true;
1444 cas_5_0_available = true;
1445 max_2_0_tcyc_ns_x_100 = 10;
1446 max_2_5_tcyc_ns_x_100 = 10;
1447 max_3_0_tcyc_ns_x_100 = 10;
1448 max_4_0_tcyc_ns_x_100 = 10;
1449 max_5_0_tcyc_ns_x_100 = 10;
1452 /* loop through all the DIMM slots on the board */
1453 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
1454 /* If a dimm is installed in a particular slot ... */
1455 if (dimm_populated[dimm_num] != SDRAM_NONE) {
1456 if (dimm_populated[dimm_num] == SDRAM_DDR1)
1461 cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
1462 debug("cas_bit[SPD byte 18]=%02lx\n", cas_bit);
1464 /* For a particular DIMM, grab the three CAS values it supports */
1465 for (cas_index = 0; cas_index < 3; cas_index++) {
1466 switch (cas_index) {
1468 tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
1471 tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
1474 tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
1478 if ((tcyc_reg & 0x0F) >= 10) {
1479 if ((tcyc_reg & 0x0F) == 0x0D) {
1480 /* Convert from hex to decimal */
1481 cycle_time_ns_x_100[cas_index] =
1482 (((tcyc_reg & 0xF0) >> 4) * 100) + 75;
1484 printf("ERROR: SPD reported Tcyc is incorrect for DIMM "
1485 "in slot %d\n", (unsigned int)dimm_num);
1486 spd_ddr_init_hang ();
1489 /* Convert from hex to decimal */
1490 cycle_time_ns_x_100[cas_index] =
1491 (((tcyc_reg & 0xF0) >> 4) * 100) +
1492 ((tcyc_reg & 0x0F)*10);
1494 debug("cas_index=%lu: cycle_time_ns_x_100=%lu\n", cas_index,
1495 cycle_time_ns_x_100[cas_index]);
1498 /* The rest of this routine determines if CAS 2.0, 2.5, 3.0, 4.0 and 5.0 are */
1499 /* supported for a particular DIMM. */
1504 * DDR devices use the following bitmask for CAS latency:
1505 * Bit 7 6 5 4 3 2 1 0
1506 * TBD 4.0 3.5 3.0 2.5 2.0 1.5 1.0
1508 if (((cas_bit & 0x40) == 0x40) && (cas_index < 3) &&
1509 (cycle_time_ns_x_100[cas_index] != 0)) {
1510 max_4_0_tcyc_ns_x_100 = max(max_4_0_tcyc_ns_x_100,
1511 cycle_time_ns_x_100[cas_index]);
1516 cas_4_0_available = false;
1519 if (((cas_bit & 0x10) == 0x10) && (cas_index < 3) &&
1520 (cycle_time_ns_x_100[cas_index] != 0)) {
1521 max_3_0_tcyc_ns_x_100 = max(max_3_0_tcyc_ns_x_100,
1522 cycle_time_ns_x_100[cas_index]);
1527 cas_3_0_available = false;
1530 if (((cas_bit & 0x08) == 0x08) && (cas_index < 3) &&
1531 (cycle_time_ns_x_100[cas_index] != 0)) {
1532 max_2_5_tcyc_ns_x_100 = max(max_2_5_tcyc_ns_x_100,
1533 cycle_time_ns_x_100[cas_index]);
1538 cas_2_5_available = false;
1541 if (((cas_bit & 0x04) == 0x04) && (cas_index < 3) &&
1542 (cycle_time_ns_x_100[cas_index] != 0)) {
1543 max_2_0_tcyc_ns_x_100 = max(max_2_0_tcyc_ns_x_100,
1544 cycle_time_ns_x_100[cas_index]);
1549 cas_2_0_available = false;
1553 * DDR2 devices use the following bitmask for CAS latency:
1554 * Bit 7 6 5 4 3 2 1 0
1555 * TBD 6.0 5.0 4.0 3.0 2.0 TBD TBD
1557 if (((cas_bit & 0x20) == 0x20) && (cas_index < 3) &&
1558 (cycle_time_ns_x_100[cas_index] != 0)) {
1559 max_5_0_tcyc_ns_x_100 = max(max_5_0_tcyc_ns_x_100,
1560 cycle_time_ns_x_100[cas_index]);
1565 cas_5_0_available = false;
1568 if (((cas_bit & 0x10) == 0x10) && (cas_index < 3) &&
1569 (cycle_time_ns_x_100[cas_index] != 0)) {
1570 max_4_0_tcyc_ns_x_100 = max(max_4_0_tcyc_ns_x_100,
1571 cycle_time_ns_x_100[cas_index]);
1576 cas_4_0_available = false;
1579 if (((cas_bit & 0x08) == 0x08) && (cas_index < 3) &&
1580 (cycle_time_ns_x_100[cas_index] != 0)) {
1581 max_3_0_tcyc_ns_x_100 = max(max_3_0_tcyc_ns_x_100,
1582 cycle_time_ns_x_100[cas_index]);
1587 cas_3_0_available = false;
1593 /*------------------------------------------------------------------
1594 * Set the SDRAM mode, SDRAM_MMODE
1595 *-----------------------------------------------------------------*/
1596 mfsdram(SDRAM_MMODE, mmode);
1597 mmode = mmode & ~(SDRAM_MMODE_WR_MASK | SDRAM_MMODE_DCL_MASK);
1599 /* add 10 here because of rounding problems */
1600 cycle_2_0_clk = MULDIV64(ONE_BILLION, 100, max_2_0_tcyc_ns_x_100) + 10;
1601 cycle_2_5_clk = MULDIV64(ONE_BILLION, 100, max_2_5_tcyc_ns_x_100) + 10;
1602 cycle_3_0_clk = MULDIV64(ONE_BILLION, 100, max_3_0_tcyc_ns_x_100) + 10;
1603 cycle_4_0_clk = MULDIV64(ONE_BILLION, 100, max_4_0_tcyc_ns_x_100) + 10;
1604 cycle_5_0_clk = MULDIV64(ONE_BILLION, 100, max_5_0_tcyc_ns_x_100) + 10;
1605 debug("cycle_3_0_clk=%lu\n", cycle_3_0_clk);
1606 debug("cycle_4_0_clk=%lu\n", cycle_4_0_clk);
1607 debug("cycle_5_0_clk=%lu\n", cycle_5_0_clk);
1609 if (sdram_ddr1 == true) { /* DDR1 */
1610 if ((cas_2_0_available == true) &&
1611 (sdram_freq <= cycle_2_0_clk)) {
1612 mmode |= SDRAM_MMODE_DCL_DDR1_2_0_CLK;
1613 *selected_cas = DDR_CAS_2;
1614 } else if ((cas_2_5_available == true) &&
1615 (sdram_freq <= cycle_2_5_clk)) {
1616 mmode |= SDRAM_MMODE_DCL_DDR1_2_5_CLK;
1617 *selected_cas = DDR_CAS_2_5;
1618 } else if ((cas_3_0_available == true) &&
1619 (sdram_freq <= cycle_3_0_clk)) {
1620 mmode |= SDRAM_MMODE_DCL_DDR1_3_0_CLK;
1621 *selected_cas = DDR_CAS_3;
1623 printf("ERROR: Cannot find a supported CAS latency with the installed DIMMs.\n");
1624 printf("Only DIMMs DDR1 with CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
1625 printf("Make sure the PLB speed is within the supported range of the DIMMs.\n\n");
1626 spd_ddr_init_hang ();
1629 debug("cas_3_0_available=%d\n", cas_3_0_available);
1630 debug("cas_4_0_available=%d\n", cas_4_0_available);
1631 debug("cas_5_0_available=%d\n", cas_5_0_available);
1632 if ((cas_3_0_available == true) &&
1633 (sdram_freq <= cycle_3_0_clk)) {
1634 mmode |= SDRAM_MMODE_DCL_DDR2_3_0_CLK;
1635 *selected_cas = DDR_CAS_3;
1636 } else if ((cas_4_0_available == true) &&
1637 (sdram_freq <= cycle_4_0_clk)) {
1638 mmode |= SDRAM_MMODE_DCL_DDR2_4_0_CLK;
1639 *selected_cas = DDR_CAS_4;
1640 } else if ((cas_5_0_available == true) &&
1641 (sdram_freq <= cycle_5_0_clk)) {
1642 mmode |= SDRAM_MMODE_DCL_DDR2_5_0_CLK;
1643 *selected_cas = DDR_CAS_5;
1645 printf("ERROR: Cannot find a supported CAS latency with the installed DIMMs.\n");
1646 printf("Only DIMMs DDR2 with CAS latencies of 3.0, 4.0, and 5.0 are supported.\n");
1647 printf("Make sure the PLB speed is within the supported range of the DIMMs.\n");
1648 printf("cas3=%d cas4=%d cas5=%d\n",
1649 cas_3_0_available, cas_4_0_available, cas_5_0_available);
1650 printf("sdram_freq=%lu cycle3=%lu cycle4=%lu cycle5=%lu\n\n",
1651 sdram_freq, cycle_3_0_clk, cycle_4_0_clk, cycle_5_0_clk);
1652 spd_ddr_init_hang ();
1656 if (sdram_ddr1 == true)
1657 mmode |= SDRAM_MMODE_WR_DDR1;
1660 /* loop through all the DIMM slots on the board */
1661 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
1662 /* If a dimm is installed in a particular slot ... */
1663 if (dimm_populated[dimm_num] != SDRAM_NONE)
1664 t_wr_ns = max(t_wr_ns, (unsigned long)
1665 spd_read(iic0_dimm_addr[dimm_num], 36) >> 2);
1669 * convert from nanoseconds to ddr clocks
1670 * round up if necessary
1672 t_wr_clk = MULDIV64(sdram_freq, t_wr_ns, ONE_BILLION);
1673 ddr_check = MULDIV64(ONE_BILLION, t_wr_clk, t_wr_ns);
1674 if (sdram_freq != ddr_check)
1682 mmode |= SDRAM_MMODE_WR_DDR2_3_CYC;
1685 mmode |= SDRAM_MMODE_WR_DDR2_4_CYC;
1688 mmode |= SDRAM_MMODE_WR_DDR2_5_CYC;
1691 mmode |= SDRAM_MMODE_WR_DDR2_6_CYC;
1694 *write_recovery = t_wr_clk;
1697 debug("CAS latency = %d\n", *selected_cas);
1698 debug("Write recovery = %d\n", *write_recovery);
1700 mtsdram(SDRAM_MMODE, mmode);
1703 /*-----------------------------------------------------------------------------+
1705 *-----------------------------------------------------------------------------*/
1706 static void program_rtr(unsigned long *dimm_populated,
1707 unsigned char *iic0_dimm_addr,
1708 unsigned long num_dimm_banks)
1710 PPC4xx_SYS_INFO board_cfg;
1711 unsigned long max_refresh_rate;
1712 unsigned long dimm_num;
1713 unsigned long refresh_rate_type;
1714 unsigned long refresh_rate;
1716 unsigned long sdram_freq;
1717 unsigned long sdr_ddrpll;
1720 /*------------------------------------------------------------------
1721 * Get the board configuration info.
1722 *-----------------------------------------------------------------*/
1723 get_sys_info(&board_cfg);
1725 /*------------------------------------------------------------------
1726 * Set the SDRAM Refresh Timing Register, SDRAM_RTR
1727 *-----------------------------------------------------------------*/
1728 mfsdr(SDR0_DDR0, sdr_ddrpll);
1729 sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
1731 max_refresh_rate = 0;
1732 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
1733 if (dimm_populated[dimm_num] != SDRAM_NONE) {
1735 refresh_rate_type = spd_read(iic0_dimm_addr[dimm_num], 12);
1736 refresh_rate_type &= 0x7F;
1737 switch (refresh_rate_type) {
1739 refresh_rate = 15625;
1742 refresh_rate = 3906;
1745 refresh_rate = 7812;
1748 refresh_rate = 31250;
1751 refresh_rate = 62500;
1754 refresh_rate = 125000;
1758 printf("ERROR: DIMM %d unsupported refresh rate/type.\n",
1759 (unsigned int)dimm_num);
1760 printf("Replace the DIMM module with a supported DIMM.\n\n");
1761 spd_ddr_init_hang ();
1765 max_refresh_rate = max(max_refresh_rate, refresh_rate);
1769 rint = MULDIV64(sdram_freq, max_refresh_rate, ONE_BILLION);
1770 mfsdram(SDRAM_RTR, val);
1771 mtsdram(SDRAM_RTR, (val & ~SDRAM_RTR_RINT_MASK) |
1772 (SDRAM_RTR_RINT_ENCODE(rint)));
1775 /*------------------------------------------------------------------
1776 * This routine programs the SDRAM_TRx registers.
1777 *-----------------------------------------------------------------*/
1778 static void program_tr(unsigned long *dimm_populated,
1779 unsigned char *iic0_dimm_addr,
1780 unsigned long num_dimm_banks)
1782 unsigned long dimm_num;
1783 unsigned long sdram_ddr1;
1784 unsigned long t_rp_ns;
1785 unsigned long t_rcd_ns;
1786 unsigned long t_rrd_ns;
1787 unsigned long t_ras_ns;
1788 unsigned long t_rc_ns;
1789 unsigned long t_rfc_ns;
1790 unsigned long t_wpc_ns;
1791 unsigned long t_wtr_ns;
1792 unsigned long t_rpc_ns;
1793 unsigned long t_rp_clk;
1794 unsigned long t_rcd_clk;
1795 unsigned long t_rrd_clk;
1796 unsigned long t_ras_clk;
1797 unsigned long t_rc_clk;
1798 unsigned long t_rfc_clk;
1799 unsigned long t_wpc_clk;
1800 unsigned long t_wtr_clk;
1801 unsigned long t_rpc_clk;
1802 unsigned long sdtr1, sdtr2, sdtr3;
1803 unsigned long ddr_check;
1804 unsigned long sdram_freq;
1805 unsigned long sdr_ddrpll;
1807 PPC4xx_SYS_INFO board_cfg;
1809 /*------------------------------------------------------------------
1810 * Get the board configuration info.
1811 *-----------------------------------------------------------------*/
1812 get_sys_info(&board_cfg);
1814 mfsdr(SDR0_DDR0, sdr_ddrpll);
1815 sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
1817 /*------------------------------------------------------------------
1818 * Handle the timing. We need to find the worst case timing of all
1819 * the dimm modules installed.
1820 *-----------------------------------------------------------------*/
1832 /* loop through all the DIMM slots on the board */
1833 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
1834 /* If a dimm is installed in a particular slot ... */
1835 if (dimm_populated[dimm_num] != SDRAM_NONE) {
1836 if (dimm_populated[dimm_num] == SDRAM_DDR2)
1841 t_rcd_ns = max(t_rcd_ns,
1842 (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 29) >> 2);
1843 t_rrd_ns = max(t_rrd_ns,
1844 (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 28) >> 2);
1845 t_rp_ns = max(t_rp_ns,
1846 (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 27) >> 2);
1847 t_ras_ns = max(t_ras_ns,
1848 (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 30));
1849 t_rc_ns = max(t_rc_ns,
1850 (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 41));
1851 t_rfc_ns = max(t_rfc_ns,
1852 (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 42));
1856 /*------------------------------------------------------------------
1857 * Set the SDRAM Timing Reg 1, SDRAM_TR1
1858 *-----------------------------------------------------------------*/
1859 mfsdram(SDRAM_SDTR1, sdtr1);
1860 sdtr1 &= ~(SDRAM_SDTR1_LDOF_MASK | SDRAM_SDTR1_RTW_MASK |
1861 SDRAM_SDTR1_WTWO_MASK | SDRAM_SDTR1_RTRO_MASK);
1863 /* default values */
1864 sdtr1 |= SDRAM_SDTR1_LDOF_2_CLK;
1865 sdtr1 |= SDRAM_SDTR1_RTW_2_CLK;
1867 /* normal operations */
1868 sdtr1 |= SDRAM_SDTR1_WTWO_0_CLK;
1869 sdtr1 |= SDRAM_SDTR1_RTRO_1_CLK;
1871 mtsdram(SDRAM_SDTR1, sdtr1);
1873 /*------------------------------------------------------------------
1874 * Set the SDRAM Timing Reg 2, SDRAM_TR2
1875 *-----------------------------------------------------------------*/
1876 mfsdram(SDRAM_SDTR2, sdtr2);
1877 sdtr2 &= ~(SDRAM_SDTR2_RCD_MASK | SDRAM_SDTR2_WTR_MASK |
1878 SDRAM_SDTR2_XSNR_MASK | SDRAM_SDTR2_WPC_MASK |
1879 SDRAM_SDTR2_RPC_MASK | SDRAM_SDTR2_RP_MASK |
1880 SDRAM_SDTR2_RRD_MASK);
1883 * convert t_rcd from nanoseconds to ddr clocks
1884 * round up if necessary
1886 t_rcd_clk = MULDIV64(sdram_freq, t_rcd_ns, ONE_BILLION);
1887 ddr_check = MULDIV64(ONE_BILLION, t_rcd_clk, t_rcd_ns);
1888 if (sdram_freq != ddr_check)
1891 switch (t_rcd_clk) {
1894 sdtr2 |= SDRAM_SDTR2_RCD_1_CLK;
1897 sdtr2 |= SDRAM_SDTR2_RCD_2_CLK;
1900 sdtr2 |= SDRAM_SDTR2_RCD_3_CLK;
1903 sdtr2 |= SDRAM_SDTR2_RCD_4_CLK;
1906 sdtr2 |= SDRAM_SDTR2_RCD_5_CLK;
1910 if (sdram_ddr1 == true) { /* DDR1 */
1911 if (sdram_freq < 200000000) {
1912 sdtr2 |= SDRAM_SDTR2_WTR_1_CLK;
1913 sdtr2 |= SDRAM_SDTR2_WPC_2_CLK;
1914 sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
1916 sdtr2 |= SDRAM_SDTR2_WTR_2_CLK;
1917 sdtr2 |= SDRAM_SDTR2_WPC_3_CLK;
1918 sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
1921 /* loop through all the DIMM slots on the board */
1922 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
1923 /* If a dimm is installed in a particular slot ... */
1924 if (dimm_populated[dimm_num] != SDRAM_NONE) {
1925 t_wpc_ns = max(t_wtr_ns,
1926 (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 36) >> 2);
1927 t_wtr_ns = max(t_wtr_ns,
1928 (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 37) >> 2);
1929 t_rpc_ns = max(t_rpc_ns,
1930 (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 38) >> 2);
1935 * convert from nanoseconds to ddr clocks
1936 * round up if necessary
1938 t_wpc_clk = MULDIV64(sdram_freq, t_wpc_ns, ONE_BILLION);
1939 ddr_check = MULDIV64(ONE_BILLION, t_wpc_clk, t_wpc_ns);
1940 if (sdram_freq != ddr_check)
1943 switch (t_wpc_clk) {
1947 sdtr2 |= SDRAM_SDTR2_WPC_2_CLK;
1950 sdtr2 |= SDRAM_SDTR2_WPC_3_CLK;
1953 sdtr2 |= SDRAM_SDTR2_WPC_4_CLK;
1956 sdtr2 |= SDRAM_SDTR2_WPC_5_CLK;
1959 sdtr2 |= SDRAM_SDTR2_WPC_6_CLK;
1964 * convert from nanoseconds to ddr clocks
1965 * round up if necessary
1967 t_wtr_clk = MULDIV64(sdram_freq, t_wtr_ns, ONE_BILLION);
1968 ddr_check = MULDIV64(ONE_BILLION, t_wtr_clk, t_wtr_ns);
1969 if (sdram_freq != ddr_check)
1972 switch (t_wtr_clk) {
1975 sdtr2 |= SDRAM_SDTR2_WTR_1_CLK;
1978 sdtr2 |= SDRAM_SDTR2_WTR_2_CLK;
1981 sdtr2 |= SDRAM_SDTR2_WTR_3_CLK;
1984 sdtr2 |= SDRAM_SDTR2_WTR_4_CLK;
1989 * convert from nanoseconds to ddr clocks
1990 * round up if necessary
1992 t_rpc_clk = MULDIV64(sdram_freq, t_rpc_ns, ONE_BILLION);
1993 ddr_check = MULDIV64(ONE_BILLION, t_rpc_clk, t_rpc_ns);
1994 if (sdram_freq != ddr_check)
1997 switch (t_rpc_clk) {
2001 sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
2004 sdtr2 |= SDRAM_SDTR2_RPC_3_CLK;
2007 sdtr2 |= SDRAM_SDTR2_RPC_4_CLK;
2013 sdtr2 |= SDRAM_SDTR2_XSNR_16_CLK;
2016 * convert t_rrd from nanoseconds to ddr clocks
2017 * round up if necessary
2019 t_rrd_clk = MULDIV64(sdram_freq, t_rrd_ns, ONE_BILLION);
2020 ddr_check = MULDIV64(ONE_BILLION, t_rrd_clk, t_rrd_ns);
2021 if (sdram_freq != ddr_check)
2025 sdtr2 |= SDRAM_SDTR2_RRD_3_CLK;
2027 sdtr2 |= SDRAM_SDTR2_RRD_2_CLK;
2030 * convert t_rp from nanoseconds to ddr clocks
2031 * round up if necessary
2033 t_rp_clk = MULDIV64(sdram_freq, t_rp_ns, ONE_BILLION);
2034 ddr_check = MULDIV64(ONE_BILLION, t_rp_clk, t_rp_ns);
2035 if (sdram_freq != ddr_check)
2043 sdtr2 |= SDRAM_SDTR2_RP_3_CLK;
2046 sdtr2 |= SDRAM_SDTR2_RP_4_CLK;
2049 sdtr2 |= SDRAM_SDTR2_RP_5_CLK;
2052 sdtr2 |= SDRAM_SDTR2_RP_6_CLK;
2055 sdtr2 |= SDRAM_SDTR2_RP_7_CLK;
2059 mtsdram(SDRAM_SDTR2, sdtr2);
2061 /*------------------------------------------------------------------
2062 * Set the SDRAM Timing Reg 3, SDRAM_TR3
2063 *-----------------------------------------------------------------*/
2064 mfsdram(SDRAM_SDTR3, sdtr3);
2065 sdtr3 &= ~(SDRAM_SDTR3_RAS_MASK | SDRAM_SDTR3_RC_MASK |
2066 SDRAM_SDTR3_XCS_MASK | SDRAM_SDTR3_RFC_MASK);
2069 * convert t_ras from nanoseconds to ddr clocks
2070 * round up if necessary
2072 t_ras_clk = MULDIV64(sdram_freq, t_ras_ns, ONE_BILLION);
2073 ddr_check = MULDIV64(ONE_BILLION, t_ras_clk, t_ras_ns);
2074 if (sdram_freq != ddr_check)
2077 sdtr3 |= SDRAM_SDTR3_RAS_ENCODE(t_ras_clk);
2080 * convert t_rc from nanoseconds to ddr clocks
2081 * round up if necessary
2083 t_rc_clk = MULDIV64(sdram_freq, t_rc_ns, ONE_BILLION);
2084 ddr_check = MULDIV64(ONE_BILLION, t_rc_clk, t_rc_ns);
2085 if (sdram_freq != ddr_check)
2088 sdtr3 |= SDRAM_SDTR3_RC_ENCODE(t_rc_clk);
2090 /* default xcs value */
2091 sdtr3 |= SDRAM_SDTR3_XCS;
2094 * convert t_rfc from nanoseconds to ddr clocks
2095 * round up if necessary
2097 t_rfc_clk = MULDIV64(sdram_freq, t_rfc_ns, ONE_BILLION);
2098 ddr_check = MULDIV64(ONE_BILLION, t_rfc_clk, t_rfc_ns);
2099 if (sdram_freq != ddr_check)
2102 sdtr3 |= SDRAM_SDTR3_RFC_ENCODE(t_rfc_clk);
2104 mtsdram(SDRAM_SDTR3, sdtr3);
2107 /*-----------------------------------------------------------------------------+
2109 *-----------------------------------------------------------------------------*/
2110 static void program_bxcf(unsigned long *dimm_populated,
2111 unsigned char *iic0_dimm_addr,
2112 unsigned long num_dimm_banks)
2114 unsigned long dimm_num;
2115 unsigned long num_col_addr;
2116 unsigned long num_ranks;
2117 unsigned long num_banks;
2119 unsigned long ind_rank;
2121 unsigned long ind_bank;
2122 unsigned long bank_0_populated;
2124 /*------------------------------------------------------------------
2125 * Set the BxCF regs. First, wipe out the bank config registers.
2126 *-----------------------------------------------------------------*/
2127 mtsdram(SDRAM_MB0CF, 0x00000000);
2128 mtsdram(SDRAM_MB1CF, 0x00000000);
2129 mtsdram(SDRAM_MB2CF, 0x00000000);
2130 mtsdram(SDRAM_MB3CF, 0x00000000);
2132 mode = SDRAM_BXCF_M_BE_ENABLE;
2134 bank_0_populated = 0;
2136 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
2137 if (dimm_populated[dimm_num] != SDRAM_NONE) {
2138 num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
2139 num_ranks = spd_read(iic0_dimm_addr[dimm_num], 5);
2140 if ((spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
2141 num_ranks = (num_ranks & 0x0F) +1;
2143 num_ranks = num_ranks & 0x0F;
2145 num_banks = spd_read(iic0_dimm_addr[dimm_num], 17);
2147 for (ind_bank = 0; ind_bank < 2; ind_bank++) {
2152 switch (num_col_addr) {
2154 mode |= (SDRAM_BXCF_M_AM_0 + ind);
2157 mode |= (SDRAM_BXCF_M_AM_1 + ind);
2160 mode |= (SDRAM_BXCF_M_AM_2 + ind);
2163 mode |= (SDRAM_BXCF_M_AM_3 + ind);
2166 mode |= (SDRAM_BXCF_M_AM_4 + ind);
2169 printf("DDR-SDRAM: DIMM %d BxCF configuration.\n",
2170 (unsigned int)dimm_num);
2171 printf("ERROR: Unsupported value for number of "
2172 "column addresses: %d.\n", (unsigned int)num_col_addr);
2173 printf("Replace the DIMM module with a supported DIMM.\n\n");
2174 spd_ddr_init_hang ();
2178 if ((dimm_populated[dimm_num] != SDRAM_NONE)&& (dimm_num ==1))
2179 bank_0_populated = 1;
2181 for (ind_rank = 0; ind_rank < num_ranks; ind_rank++) {
2182 mtsdram(SDRAM_MB0CF +
2183 ((dimm_num + bank_0_populated + ind_rank) << 2),
2190 /*------------------------------------------------------------------
2191 * program memory queue.
2192 *-----------------------------------------------------------------*/
2193 static void program_memory_queue(unsigned long *dimm_populated,
2194 unsigned char *iic0_dimm_addr,
2195 unsigned long num_dimm_banks)
2197 unsigned long dimm_num;
2198 phys_size_t rank_base_addr;
2199 unsigned long rank_reg;
2200 phys_size_t rank_size_bytes;
2201 unsigned long rank_size_id;
2202 unsigned long num_ranks;
2203 unsigned long baseadd_size;
2205 unsigned long bank_0_populated = 0;
2206 phys_size_t total_size = 0;
2208 /*------------------------------------------------------------------
2209 * Reset the rank_base_address.
2210 *-----------------------------------------------------------------*/
2211 rank_reg = SDRAM_R0BAS;
2213 rank_base_addr = 0x00000000;
2215 for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
2216 if (dimm_populated[dimm_num] != SDRAM_NONE) {
2217 num_ranks = spd_read(iic0_dimm_addr[dimm_num], 5);
2218 if ((spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
2219 num_ranks = (num_ranks & 0x0F) + 1;
2221 num_ranks = num_ranks & 0x0F;
2223 rank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
2225 /*------------------------------------------------------------------
2227 *-----------------------------------------------------------------*/
2229 switch (rank_size_id) {
2231 baseadd_size |= SDRAM_RXBAS_SDSZ_1024;
2235 baseadd_size |= SDRAM_RXBAS_SDSZ_2048;
2239 baseadd_size |= SDRAM_RXBAS_SDSZ_4096;
2243 baseadd_size |= SDRAM_RXBAS_SDSZ_32;
2247 baseadd_size |= SDRAM_RXBAS_SDSZ_64;
2251 baseadd_size |= SDRAM_RXBAS_SDSZ_128;
2255 baseadd_size |= SDRAM_RXBAS_SDSZ_256;
2259 baseadd_size |= SDRAM_RXBAS_SDSZ_512;
2263 printf("DDR-SDRAM: DIMM %d memory queue configuration.\n",
2264 (unsigned int)dimm_num);
2265 printf("ERROR: Unsupported value for the banksize: %d.\n",
2266 (unsigned int)rank_size_id);
2267 printf("Replace the DIMM module with a supported DIMM.\n\n");
2268 spd_ddr_init_hang ();
2270 rank_size_bytes = total_size << 20;
2272 if ((dimm_populated[dimm_num] != SDRAM_NONE) && (dimm_num == 1))
2273 bank_0_populated = 1;
2275 for (i = 0; i < num_ranks; i++) {
2276 mtdcr_any(rank_reg+i+dimm_num+bank_0_populated,
2277 (SDRAM_RXBAS_SDBA_ENCODE(rank_base_addr) |
2279 rank_base_addr += rank_size_bytes;
2284 #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
2285 defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
2286 defined(CONFIG_460SX)
2288 * Enable high bandwidth access
2289 * This is currently not used, but with this setup
2290 * it is possible to use it later on in e.g. the Linux
2291 * EMAC driver for performance gain.
2293 mtdcr(SDRAM_PLBADDULL, 0x00000000); /* MQ0_BAUL */
2294 mtdcr(SDRAM_PLBADDUHB, 0x00000008); /* MQ0_BAUH */
2297 * Set optimal value for Memory Queue HB/LL Configuration registers
2299 mtdcr(SDRAM_CONF1HB, (mfdcr(SDRAM_CONF1HB) & ~SDRAM_CONF1HB_MASK) |
2300 SDRAM_CONF1HB_AAFR | SDRAM_CONF1HB_RPEN | SDRAM_CONF1HB_RFTE |
2301 SDRAM_CONF1HB_RPLM | SDRAM_CONF1HB_WRCL);
2302 mtdcr(SDRAM_CONF1LL, (mfdcr(SDRAM_CONF1LL) & ~SDRAM_CONF1LL_MASK) |
2303 SDRAM_CONF1LL_AAFR | SDRAM_CONF1LL_RPEN | SDRAM_CONF1LL_RFTE |
2304 SDRAM_CONF1LL_RPLM);
2305 mtdcr(SDRAM_CONFPATHB, mfdcr(SDRAM_CONFPATHB) | SDRAM_CONFPATHB_TPEN);
2309 #ifdef CONFIG_DDR_ECC
2310 /*-----------------------------------------------------------------------------+
2312 *-----------------------------------------------------------------------------*/
2313 static void program_ecc(unsigned long *dimm_populated,
2314 unsigned char *iic0_dimm_addr,
2315 unsigned long num_dimm_banks,
2316 unsigned long tlb_word2_i_value)
2318 unsigned long dimm_num;
2322 /* loop through all the DIMM slots on the board */
2323 for (dimm_num = 0; dimm_num < MAXDIMMS; dimm_num++) {
2324 /* If a dimm is installed in a particular slot ... */
2325 if (dimm_populated[dimm_num] != SDRAM_NONE)
2327 (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 11));
2332 do_program_ecc(tlb_word2_i_value);
2336 #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
2337 /*-----------------------------------------------------------------------------+
2338 * program_DQS_calibration.
2339 *-----------------------------------------------------------------------------*/
2340 static void program_DQS_calibration(unsigned long *dimm_populated,
2341 unsigned char *iic0_dimm_addr,
2342 unsigned long num_dimm_banks)
2346 #ifdef HARD_CODED_DQS /* calibration test with hardvalues */
2347 mtsdram(SDRAM_RQDC, 0x80000037);
2348 mtsdram(SDRAM_RDCC, 0x40000000);
2349 mtsdram(SDRAM_RFDC, 0x000001DF);
2353 /*------------------------------------------------------------------
2354 * Program RDCC register
2355 * Read sample cycle auto-update enable
2356 *-----------------------------------------------------------------*/
2358 mfsdram(SDRAM_RDCC, val);
2360 (val & ~(SDRAM_RDCC_RDSS_MASK | SDRAM_RDCC_RSAE_MASK))
2361 | SDRAM_RDCC_RSAE_ENABLE);
2363 /*------------------------------------------------------------------
2364 * Program RQDC register
2365 * Internal DQS delay mechanism enable
2366 *-----------------------------------------------------------------*/
2367 mtsdram(SDRAM_RQDC, (SDRAM_RQDC_RQDE_ENABLE|SDRAM_RQDC_RQFD_ENCODE(0x38)));
2369 /*------------------------------------------------------------------
2370 * Program RFDC register
2371 * Set Feedback Fractional Oversample
2372 * Auto-detect read sample cycle enable
2373 * Set RFOS to 1/4 of memclk cycle (0x3f)
2374 *-----------------------------------------------------------------*/
2375 mfsdram(SDRAM_RFDC, val);
2377 (val & ~(SDRAM_RFDC_ARSE_MASK | SDRAM_RFDC_RFOS_MASK |
2378 SDRAM_RFDC_RFFD_MASK))
2379 | (SDRAM_RFDC_ARSE_ENABLE | SDRAM_RFDC_RFOS_ENCODE(0x3f) |
2380 SDRAM_RFDC_RFFD_ENCODE(0)));
2382 DQS_calibration_process();
2386 static int short_mem_test(void)
2393 phys_size_t base_addr;
2394 u32 test[NUMMEMTESTS][NUMMEMWORDS] = {
2395 {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
2396 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
2397 {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
2398 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
2399 {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
2400 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
2401 {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
2402 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
2403 {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
2404 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
2405 {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
2406 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
2407 {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
2408 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
2409 {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
2410 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55} };
2413 for (bxcr_num = 0; bxcr_num < MAXBXCF; bxcr_num++) {
2414 mfsdram(SDRAM_MB0CF + (bxcr_num << 2), bxcf);
2417 if ((bxcf & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
2418 /* Bank is enabled */
2421 * Only run test on accessable memory (below 2GB)
2423 base_addr = SDRAM_RXBAS_SDBA_DECODE(mfdcr_any(SDRAM_R0BAS+bxcr_num));
2424 if (base_addr >= CONFIG_MAX_MEM_MAPPED)
2427 /*------------------------------------------------------------------
2428 * Run the short memory test.
2429 *-----------------------------------------------------------------*/
2430 membase = (u32 *)(u32)base_addr;
2432 for (i = 0; i < NUMMEMTESTS; i++) {
2433 for (j = 0; j < NUMMEMWORDS; j++) {
2434 membase[j] = test[i][j];
2435 ppcDcbf((u32)&(membase[j]));
2438 for (l=0; l<NUMLOOPS; l++) {
2439 for (j = 0; j < NUMMEMWORDS; j++) {
2440 if (membase[j] != test[i][j]) {
2441 ppcDcbf((u32)&(membase[j]));
2444 ppcDcbf((u32)&(membase[j]));
2449 } /* if bank enabled */
2450 } /* for bxcf_num */
2455 #ifndef HARD_CODED_DQS
2456 /*-----------------------------------------------------------------------------+
2457 * DQS_calibration_process.
2458 *-----------------------------------------------------------------------------*/
2459 static void DQS_calibration_process(void)
2461 unsigned long rfdc_reg;
2466 unsigned long dlycal;
2467 unsigned long dly_val;
2468 unsigned long max_pass_length;
2469 unsigned long current_pass_length;
2470 unsigned long current_fail_length;
2471 unsigned long current_start;
2473 unsigned char fail_found;
2474 unsigned char pass_found;
2475 #if !defined(CONFIG_DDR_RQDC_FIXED)
2482 char str[] = "Auto calibration -";
2483 char slash[] = "\\|/-\\|/-";
2485 /*------------------------------------------------------------------
2486 * Test to determine the best read clock delay tuning bits.
2488 * Before the DDR controller can be used, the read clock delay needs to be
2489 * set. This is SDRAM_RQDC[RQFD] and SDRAM_RFDC[RFFD].
2490 * This value cannot be hardcoded into the program because it changes
2491 * depending on the board's setup and environment.
2492 * To do this, all delay values are tested to see if they
2493 * work or not. By doing this, you get groups of fails with groups of
2494 * passing values. The idea is to find the start and end of a passing
2495 * window and take the center of it to use as the read clock delay.
2497 * A failure has to be seen first so that when we hit a pass, we know
2498 * that it is truely the start of the window. If we get passing values
2499 * to start off with, we don't know if we are at the start of the window.
2501 * The code assumes that a failure will always be found.
2502 * If a failure is not found, there is no easy way to get the middle
2503 * of the passing window. I guess we can pretty much pick any value
2504 * but some values will be better than others. Since the lowest speed
2505 * we can clock the DDR interface at is 200 MHz (2x 100 MHz PLB speed),
2506 * from experimentation it is safe to say you will always have a failure.
2507 *-----------------------------------------------------------------*/
2509 /* first fix RQDC[RQFD] to an average of 80 degre phase shift to find RFDC[RFFD] */
2510 rqfd_start = 64; /* test-only: don't know if this is the _best_ start value */
2515 mfsdram(SDRAM_RQDC, rqdc_reg);
2516 mtsdram(SDRAM_RQDC, (rqdc_reg & ~SDRAM_RQDC_RQFD_MASK) |
2517 SDRAM_RQDC_RQFD_ENCODE(rqfd_start));
2518 #else /* CONFIG_DDR_RQDC_FIXED */
2520 * On Katmai the complete auto-calibration somehow doesn't seem to
2521 * produce the best results, meaning optimal values for RQFD/RFFD.
2522 * This was discovered by GDA using a high bandwidth scope,
2523 * analyzing the DDR2 signals. GDA provided a fixed value for RQFD,
2524 * so now on Katmai "only" RFFD is auto-calibrated.
2526 mtsdram(SDRAM_RQDC, CONFIG_DDR_RQDC_FIXED);
2527 #endif /* CONFIG_DDR_RQDC_FIXED */
2531 max_pass_length = 0;
2534 current_pass_length = 0;
2535 current_fail_length = 0;
2541 * get the delay line calibration register value
2543 mfsdram(SDRAM_DLCR, dlycal);
2544 dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
2546 for (rffd = 0; rffd <= SDRAM_RFDC_RFFD_MAX; rffd++) {
2547 mfsdram(SDRAM_RFDC, rfdc_reg);
2548 rfdc_reg &= ~(SDRAM_RFDC_RFFD_MASK);
2550 /*------------------------------------------------------------------
2551 * Set the timing reg for the test.
2552 *-----------------------------------------------------------------*/
2553 mtsdram(SDRAM_RFDC, rfdc_reg | SDRAM_RFDC_RFFD_ENCODE(rffd));
2555 /*------------------------------------------------------------------
2556 * See if the rffd value passed.
2557 *-----------------------------------------------------------------*/
2558 if (short_mem_test()) {
2559 if (fail_found == true) {
2561 if (current_pass_length == 0)
2562 current_start = rffd;
2564 current_fail_length = 0;
2565 current_pass_length++;
2567 if (current_pass_length > max_pass_length) {
2568 max_pass_length = current_pass_length;
2569 max_start = current_start;
2574 current_pass_length = 0;
2575 current_fail_length++;
2577 if (current_fail_length >= (dly_val >> 2)) {
2578 if (fail_found == false)
2580 else if (pass_found == true)
2586 /*------------------------------------------------------------------
2587 * Set the average RFFD value
2588 *-----------------------------------------------------------------*/
2589 rffd_average = ((max_start + max_end) >> 1);
2591 if (rffd_average < 0)
2594 if (rffd_average > SDRAM_RFDC_RFFD_MAX)
2595 rffd_average = SDRAM_RFDC_RFFD_MAX;
2596 /* now fix RFDC[RFFD] found and find RQDC[RQFD] */
2597 mtsdram(SDRAM_RFDC, rfdc_reg | SDRAM_RFDC_RFFD_ENCODE(rffd_average));
2599 #if !defined(CONFIG_DDR_RQDC_FIXED)
2600 max_pass_length = 0;
2603 current_pass_length = 0;
2604 current_fail_length = 0;
2606 window_found = false;
2610 for (rqfd = 0; rqfd <= SDRAM_RQDC_RQFD_MAX; rqfd++) {
2611 mfsdram(SDRAM_RQDC, rqdc_reg);
2612 rqdc_reg &= ~(SDRAM_RQDC_RQFD_MASK);
2614 /*------------------------------------------------------------------
2615 * Set the timing reg for the test.
2616 *-----------------------------------------------------------------*/
2617 mtsdram(SDRAM_RQDC, rqdc_reg | SDRAM_RQDC_RQFD_ENCODE(rqfd));
2619 /*------------------------------------------------------------------
2620 * See if the rffd value passed.
2621 *-----------------------------------------------------------------*/
2622 if (short_mem_test()) {
2623 if (fail_found == true) {
2625 if (current_pass_length == 0)
2626 current_start = rqfd;
2628 current_fail_length = 0;
2629 current_pass_length++;
2631 if (current_pass_length > max_pass_length) {
2632 max_pass_length = current_pass_length;
2633 max_start = current_start;
2638 current_pass_length = 0;
2639 current_fail_length++;
2641 if (fail_found == false) {
2643 } else if (pass_found == true) {
2644 window_found = true;
2650 rqfd_average = ((max_start + max_end) >> 1);
2652 /*------------------------------------------------------------------
2653 * Make sure we found the valid read passing window. Halt if not
2654 *-----------------------------------------------------------------*/
2655 if (window_found == false) {
2656 if (rqfd_start < SDRAM_RQDC_RQFD_MAX) {
2658 putc(slash[loopi++ % 8]);
2660 /* try again from with a different RQFD start value */
2662 goto calibration_loop;
2665 printf("\nERROR: Cannot determine a common read delay for the "
2666 "DIMM(s) installed.\n");
2667 debug("%s[%d] ERROR : \n", __FUNCTION__,__LINE__);
2668 ppc4xx_ibm_ddr2_register_dump();
2669 spd_ddr_init_hang ();
2672 if (rqfd_average < 0)
2675 if (rqfd_average > SDRAM_RQDC_RQFD_MAX)
2676 rqfd_average = SDRAM_RQDC_RQFD_MAX;
2679 (rqdc_reg & ~SDRAM_RQDC_RQFD_MASK) |
2680 SDRAM_RQDC_RQFD_ENCODE(rqfd_average));
2682 blank_string(strlen(str));
2683 #endif /* CONFIG_DDR_RQDC_FIXED */
2685 mfsdram(SDRAM_DLCR, val);
2686 debug("%s[%d] DLCR: 0x%08lX\n", __FUNCTION__, __LINE__, val);
2687 mfsdram(SDRAM_RQDC, val);
2688 debug("%s[%d] RQDC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
2689 mfsdram(SDRAM_RFDC, val);
2690 debug("%s[%d] RFDC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
2691 mfsdram(SDRAM_RDCC, val);
2692 debug("%s[%d] RDCC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
2694 #else /* calibration test with hardvalues */
2695 /*-----------------------------------------------------------------------------+
2696 * DQS_calibration_process.
2697 *-----------------------------------------------------------------------------*/
2698 static void test(void)
2700 unsigned long dimm_num;
2701 unsigned long ecc_temp;
2703 unsigned long *membase;
2704 unsigned long bxcf[MAXRANKS];
2707 char begin_found[MAXDIMMS];
2708 char end_found[MAXDIMMS];
2709 char search_end[MAXDIMMS];
2710 unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
2711 {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
2712 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
2713 {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
2714 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
2715 {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
2716 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
2717 {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
2718 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
2719 {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
2720 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
2721 {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
2722 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
2723 {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
2724 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
2725 {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
2726 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55} };
2728 /*------------------------------------------------------------------
2729 * Test to determine the best read clock delay tuning bits.
2731 * Before the DDR controller can be used, the read clock delay needs to be
2732 * set. This is SDRAM_RQDC[RQFD] and SDRAM_RFDC[RFFD].
2733 * This value cannot be hardcoded into the program because it changes
2734 * depending on the board's setup and environment.
2735 * To do this, all delay values are tested to see if they
2736 * work or not. By doing this, you get groups of fails with groups of
2737 * passing values. The idea is to find the start and end of a passing
2738 * window and take the center of it to use as the read clock delay.
2740 * A failure has to be seen first so that when we hit a pass, we know
2741 * that it is truely the start of the window. If we get passing values
2742 * to start off with, we don't know if we are at the start of the window.
2744 * The code assumes that a failure will always be found.
2745 * If a failure is not found, there is no easy way to get the middle
2746 * of the passing window. I guess we can pretty much pick any value
2747 * but some values will be better than others. Since the lowest speed
2748 * we can clock the DDR interface at is 200 MHz (2x 100 MHz PLB speed),
2749 * from experimentation it is safe to say you will always have a failure.
2750 *-----------------------------------------------------------------*/
2751 mfsdram(SDRAM_MCOPT1, ecc_temp);
2752 ecc_temp &= SDRAM_MCOPT1_MCHK_MASK;
2753 mfsdram(SDRAM_MCOPT1, val);
2754 mtsdram(SDRAM_MCOPT1, (val & ~SDRAM_MCOPT1_MCHK_MASK) |
2755 SDRAM_MCOPT1_MCHK_NON);
2757 window_found = false;
2758 begin_found[0] = false;
2759 end_found[0] = false;
2760 search_end[0] = false;
2761 begin_found[1] = false;
2762 end_found[1] = false;
2763 search_end[1] = false;
2765 for (dimm_num = 0; dimm_num < MAXDIMMS; dimm_num++) {
2766 mfsdram(SDRAM_MB0CF + (bxcr_num << 2), bxcf[bxcr_num]);
2769 if ((bxcf[dimm_num] & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
2771 /* Bank is enabled */
2773 (unsigned long*)(SDRAM_RXBAS_SDBA_DECODE(mfdcr_any(SDRAM_R0BAS+dimm_num)));
2775 /*------------------------------------------------------------------
2776 * Run the short memory test.
2777 *-----------------------------------------------------------------*/
2778 for (i = 0; i < NUMMEMTESTS; i++) {
2779 for (j = 0; j < NUMMEMWORDS; j++) {
2780 membase[j] = test[i][j];
2781 ppcDcbf((u32)&(membase[j]));
2784 for (j = 0; j < NUMMEMWORDS; j++) {
2785 if (membase[j] != test[i][j]) {
2786 ppcDcbf((u32)&(membase[j]));
2789 ppcDcbf((u32)&(membase[j]));
2792 if (j < NUMMEMWORDS)
2796 /*------------------------------------------------------------------
2797 * See if the rffd value passed.
2798 *-----------------------------------------------------------------*/
2799 if (i < NUMMEMTESTS) {
2800 if ((end_found[dimm_num] == false) &&
2801 (search_end[dimm_num] == true)) {
2802 end_found[dimm_num] = true;
2804 if ((end_found[0] == true) &&
2805 (end_found[1] == true))
2808 if (begin_found[dimm_num] == false) {
2809 begin_found[dimm_num] = true;
2810 search_end[dimm_num] = true;
2814 begin_found[dimm_num] = true;
2815 end_found[dimm_num] = true;
2819 if ((begin_found[0] == true) && (begin_found[1] == true))
2820 window_found = true;
2822 /*------------------------------------------------------------------
2823 * Make sure we found the valid read passing window. Halt if not
2824 *-----------------------------------------------------------------*/
2825 if (window_found == false) {
2826 printf("ERROR: Cannot determine a common read delay for the "
2827 "DIMM(s) installed.\n");
2828 spd_ddr_init_hang ();
2831 /*------------------------------------------------------------------
2832 * Restore the ECC variable to what it originally was
2833 *-----------------------------------------------------------------*/
2834 mtsdram(SDRAM_MCOPT1,
2835 (ppcMfdcr_sdram(SDRAM_MCOPT1) & ~SDRAM_MCOPT1_MCHK_MASK)
2838 #endif /* !HARD_CODED_DQS */
2839 #endif /* !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION) */
2841 #else /* CONFIG_SPD_EEPROM */
2843 /*-----------------------------------------------------------------------------
2844 * Function: initdram
2845 * Description: Configures the PPC4xx IBM DDR1/DDR2 SDRAM memory controller.
2846 * The configuration is performed using static, compile-
2848 * Configures the PPC405EX(r) and PPC460EX/GT
2849 *---------------------------------------------------------------------------*/
2850 phys_size_t initdram(int board_type)
2854 #if defined(CONFIG_440)
2855 mtdcr(SDRAM_R0BAS, CONFIG_SYS_SDRAM_R0BAS);
2856 mtdcr(SDRAM_R1BAS, CONFIG_SYS_SDRAM_R1BAS);
2857 mtdcr(SDRAM_R2BAS, CONFIG_SYS_SDRAM_R2BAS);
2858 mtdcr(SDRAM_R3BAS, CONFIG_SYS_SDRAM_R3BAS);
2859 mtdcr(SDRAM_PLBADDULL, CONFIG_SYS_SDRAM_PLBADDULL); /* MQ0_BAUL */
2860 mtdcr(SDRAM_PLBADDUHB, CONFIG_SYS_SDRAM_PLBADDUHB); /* MQ0_BAUH */
2861 mtdcr(SDRAM_CONF1LL, CONFIG_SYS_SDRAM_CONF1LL);
2862 mtdcr(SDRAM_CONF1HB, CONFIG_SYS_SDRAM_CONF1HB);
2863 mtdcr(SDRAM_CONFPATHB, CONFIG_SYS_SDRAM_CONFPATHB);
2866 /* Set Memory Bank Configuration Registers */
2868 mtsdram(SDRAM_MB0CF, CONFIG_SYS_SDRAM0_MB0CF);
2869 mtsdram(SDRAM_MB1CF, CONFIG_SYS_SDRAM0_MB1CF);
2870 mtsdram(SDRAM_MB2CF, CONFIG_SYS_SDRAM0_MB2CF);
2871 mtsdram(SDRAM_MB3CF, CONFIG_SYS_SDRAM0_MB3CF);
2873 /* Set Memory Clock Timing Register */
2875 mtsdram(SDRAM_CLKTR, CONFIG_SYS_SDRAM0_CLKTR);
2877 /* Set Refresh Time Register */
2879 mtsdram(SDRAM_RTR, CONFIG_SYS_SDRAM0_RTR);
2881 /* Set SDRAM Timing Registers */
2883 mtsdram(SDRAM_SDTR1, CONFIG_SYS_SDRAM0_SDTR1);
2884 mtsdram(SDRAM_SDTR2, CONFIG_SYS_SDRAM0_SDTR2);
2885 mtsdram(SDRAM_SDTR3, CONFIG_SYS_SDRAM0_SDTR3);
2887 /* Set Mode and Extended Mode Registers */
2889 mtsdram(SDRAM_MMODE, CONFIG_SYS_SDRAM0_MMODE);
2890 mtsdram(SDRAM_MEMODE, CONFIG_SYS_SDRAM0_MEMODE);
2892 /* Set Memory Controller Options 1 Register */
2894 mtsdram(SDRAM_MCOPT1, CONFIG_SYS_SDRAM0_MCOPT1);
2896 /* Set Manual Initialization Control Registers */
2898 mtsdram(SDRAM_INITPLR0, CONFIG_SYS_SDRAM0_INITPLR0);
2899 mtsdram(SDRAM_INITPLR1, CONFIG_SYS_SDRAM0_INITPLR1);
2900 mtsdram(SDRAM_INITPLR2, CONFIG_SYS_SDRAM0_INITPLR2);
2901 mtsdram(SDRAM_INITPLR3, CONFIG_SYS_SDRAM0_INITPLR3);
2902 mtsdram(SDRAM_INITPLR4, CONFIG_SYS_SDRAM0_INITPLR4);
2903 mtsdram(SDRAM_INITPLR5, CONFIG_SYS_SDRAM0_INITPLR5);
2904 mtsdram(SDRAM_INITPLR6, CONFIG_SYS_SDRAM0_INITPLR6);
2905 mtsdram(SDRAM_INITPLR7, CONFIG_SYS_SDRAM0_INITPLR7);
2906 mtsdram(SDRAM_INITPLR8, CONFIG_SYS_SDRAM0_INITPLR8);
2907 mtsdram(SDRAM_INITPLR9, CONFIG_SYS_SDRAM0_INITPLR9);
2908 mtsdram(SDRAM_INITPLR10, CONFIG_SYS_SDRAM0_INITPLR10);
2909 mtsdram(SDRAM_INITPLR11, CONFIG_SYS_SDRAM0_INITPLR11);
2910 mtsdram(SDRAM_INITPLR12, CONFIG_SYS_SDRAM0_INITPLR12);
2911 mtsdram(SDRAM_INITPLR13, CONFIG_SYS_SDRAM0_INITPLR13);
2912 mtsdram(SDRAM_INITPLR14, CONFIG_SYS_SDRAM0_INITPLR14);
2913 mtsdram(SDRAM_INITPLR15, CONFIG_SYS_SDRAM0_INITPLR15);
2915 /* Set On-Die Termination Registers */
2917 mtsdram(SDRAM_CODT, CONFIG_SYS_SDRAM0_CODT);
2918 mtsdram(SDRAM_MODT0, CONFIG_SYS_SDRAM0_MODT0);
2919 mtsdram(SDRAM_MODT1, CONFIG_SYS_SDRAM0_MODT1);
2921 /* Set Write Timing Register */
2923 mtsdram(SDRAM_WRDTR, CONFIG_SYS_SDRAM0_WRDTR);
2926 * Start Initialization by SDRAM0_MCOPT2[SREN] = 0 and
2927 * SDRAM0_MCOPT2[IPTR] = 1
2930 mtsdram(SDRAM_MCOPT2, (SDRAM_MCOPT2_SREN_EXIT |
2931 SDRAM_MCOPT2_IPTR_EXECUTE));
2934 * Poll SDRAM0_MCSTAT[MIC] for assertion to indicate the
2935 * completion of initialization.
2939 mfsdram(SDRAM_MCSTAT, val);
2940 } while ((val & SDRAM_MCSTAT_MIC_MASK) != SDRAM_MCSTAT_MIC_COMP);
2942 /* Set Delay Control Registers */
2944 mtsdram(SDRAM_DLCR, CONFIG_SYS_SDRAM0_DLCR);
2946 #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
2947 mtsdram(SDRAM_RDCC, CONFIG_SYS_SDRAM0_RDCC);
2948 mtsdram(SDRAM_RQDC, CONFIG_SYS_SDRAM0_RQDC);
2949 mtsdram(SDRAM_RFDC, CONFIG_SYS_SDRAM0_RFDC);
2950 #endif /* !CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
2953 * Enable Controller by SDRAM0_MCOPT2[DCEN] = 1:
2956 mfsdram(SDRAM_MCOPT2, val);
2957 mtsdram(SDRAM_MCOPT2, val | SDRAM_MCOPT2_DCEN_ENABLE);
2959 #if defined(CONFIG_440)
2961 * Program TLB entries with caches enabled, for best performace
2962 * while auto-calibrating and ECC generation
2964 program_tlb(0, 0, (CONFIG_SYS_MBYTES_SDRAM << 20), 0);
2967 #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
2968 /*------------------------------------------------------------------
2970 +-----------------------------------------------------------------*/
2971 DQS_autocalibration();
2972 #endif /* CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
2975 * Now complete RDSS configuration as mentioned on page 7 of the AMCC
2976 * PowerPC440SP/SPe DDR2 application note:
2977 * "DDR1/DDR2 Initialization Sequence and Dynamic Tuning"
2981 #if defined(CONFIG_DDR_ECC)
2983 #endif /* defined(CONFIG_DDR_ECC) */
2985 #if defined(CONFIG_440)
2987 * Now after initialization (auto-calibration and ECC generation)
2988 * remove the TLB entries with caches enabled and program again with
2989 * desired cache functionality
2991 remove_tlb(0, (CONFIG_SYS_MBYTES_SDRAM << 20));
2992 program_tlb(0, 0, (CONFIG_SYS_MBYTES_SDRAM << 20), MY_TLB_WORD2_I_ENABLE);
2995 ppc4xx_ibm_ddr2_register_dump();
2997 #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
2999 * Clear potential errors resulting from auto-calibration.
3000 * If not done, then we could get an interrupt later on when
3001 * exceptions are enabled.
3003 set_mcsr(get_mcsr());
3004 #endif /* CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
3006 return (CONFIG_SYS_MBYTES_SDRAM << 20);
3008 #endif /* CONFIG_SPD_EEPROM */
3010 #if defined(CONFIG_440)
3011 u32 mfdcr_any(u32 dcr)
3016 case SDRAM_R0BAS + 0:
3017 val = mfdcr(SDRAM_R0BAS + 0);
3019 case SDRAM_R0BAS + 1:
3020 val = mfdcr(SDRAM_R0BAS + 1);
3022 case SDRAM_R0BAS + 2:
3023 val = mfdcr(SDRAM_R0BAS + 2);
3025 case SDRAM_R0BAS + 3:
3026 val = mfdcr(SDRAM_R0BAS + 3);
3029 printf("DCR %d not defined in case statement!!!\n", dcr);
3030 val = 0; /* just to satisfy the compiler */
3036 void mtdcr_any(u32 dcr, u32 val)
3039 case SDRAM_R0BAS + 0:
3040 mtdcr(SDRAM_R0BAS + 0, val);
3042 case SDRAM_R0BAS + 1:
3043 mtdcr(SDRAM_R0BAS + 1, val);
3045 case SDRAM_R0BAS + 2:
3046 mtdcr(SDRAM_R0BAS + 2, val);
3048 case SDRAM_R0BAS + 3:
3049 mtdcr(SDRAM_R0BAS + 3, val);
3052 printf("DCR %d not defined in case statement!!!\n", dcr);
3055 #endif /* defined(CONFIG_440) */
3057 inline void ppc4xx_ibm_ddr2_register_dump(void)
3060 printf("\nPPC4xx IBM DDR2 Register Dump:\n");
3062 #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
3063 defined(CONFIG_460EX) || defined(CONFIG_460GT))
3064 PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R0BAS);
3065 PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R1BAS);
3066 PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R2BAS);
3067 PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R3BAS);
3068 #endif /* (defined(CONFIG_440SP) || ... */
3069 #if defined(CONFIG_405EX)
3070 PPC4xx_IBM_DDR2_DUMP_REGISTER(BESR);
3071 PPC4xx_IBM_DDR2_DUMP_REGISTER(BEARL);
3072 PPC4xx_IBM_DDR2_DUMP_REGISTER(BEARH);
3073 PPC4xx_IBM_DDR2_DUMP_REGISTER(WMIRQ);
3074 PPC4xx_IBM_DDR2_DUMP_REGISTER(PLBOPT);
3075 PPC4xx_IBM_DDR2_DUMP_REGISTER(PUABA);
3076 #endif /* defined(CONFIG_405EX) */
3077 PPC4xx_IBM_DDR2_DUMP_REGISTER(MB0CF);
3078 PPC4xx_IBM_DDR2_DUMP_REGISTER(MB1CF);
3079 PPC4xx_IBM_DDR2_DUMP_REGISTER(MB2CF);
3080 PPC4xx_IBM_DDR2_DUMP_REGISTER(MB3CF);
3081 PPC4xx_IBM_DDR2_DUMP_REGISTER(MCSTAT);
3082 PPC4xx_IBM_DDR2_DUMP_REGISTER(MCOPT1);
3083 PPC4xx_IBM_DDR2_DUMP_REGISTER(MCOPT2);
3084 PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT0);
3085 PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT1);
3086 PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT2);
3087 PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT3);
3088 PPC4xx_IBM_DDR2_DUMP_REGISTER(CODT);
3089 #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
3090 defined(CONFIG_460EX) || defined(CONFIG_460GT))
3091 PPC4xx_IBM_DDR2_DUMP_REGISTER(VVPR);
3092 PPC4xx_IBM_DDR2_DUMP_REGISTER(OPARS);
3094 * OPART is only used as a trigger register.
3096 * No data is contained in this register, and reading or writing
3097 * to is can cause bad things to happen (hangs). Just skip it and
3100 printf("%20s = N/A\n", "SDRAM_OPART");
3101 #endif /* defined(CONFIG_440SP) || ... */
3102 PPC4xx_IBM_DDR2_DUMP_REGISTER(RTR);
3103 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR0);
3104 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR1);
3105 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR2);
3106 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR3);
3107 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR4);
3108 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR5);
3109 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR6);
3110 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR7);
3111 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR8);
3112 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR9);
3113 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR10);
3114 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR11);
3115 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR12);
3116 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR13);
3117 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR14);
3118 PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR15);
3119 PPC4xx_IBM_DDR2_DUMP_REGISTER(RQDC);
3120 PPC4xx_IBM_DDR2_DUMP_REGISTER(RFDC);
3121 PPC4xx_IBM_DDR2_DUMP_REGISTER(RDCC);
3122 PPC4xx_IBM_DDR2_DUMP_REGISTER(DLCR);
3123 PPC4xx_IBM_DDR2_DUMP_REGISTER(CLKTR);
3124 PPC4xx_IBM_DDR2_DUMP_REGISTER(WRDTR);
3125 PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR1);
3126 PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR2);
3127 PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR3);
3128 PPC4xx_IBM_DDR2_DUMP_REGISTER(MMODE);
3129 PPC4xx_IBM_DDR2_DUMP_REGISTER(MEMODE);
3130 PPC4xx_IBM_DDR2_DUMP_REGISTER(ECCES);
3131 #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
3132 defined(CONFIG_460EX) || defined(CONFIG_460GT))
3133 PPC4xx_IBM_DDR2_DUMP_REGISTER(CID);
3134 #endif /* defined(CONFIG_440SP) || ... */
3135 PPC4xx_IBM_DDR2_DUMP_REGISTER(RID);
3136 PPC4xx_IBM_DDR2_DUMP_REGISTER(FCSR);
3137 PPC4xx_IBM_DDR2_DUMP_REGISTER(RTSR);
3138 #endif /* defined(DEBUG) */