2 * arch/powerpc/cpu/ppc4xx/40x_spd_sdram.c
3 * This SPD SDRAM detection code supports IBM/AMCC PPC44x cpu with a
4 * SDRAM controller. Those are all current 405 PPC's.
7 * Bill Hunter, Wave 7 Optics, williamhunter@attbi.com
11 * Kenneth Johansson ,Ericsson AB.
12 * kenneth.johansson@etx.ericsson.se
14 * hacked up by bill hunter. fixed so we could run before
15 * serial_init and console_init. previous version avoided this by
16 * running out of cache memory during serial/console init, then running
20 * Jun Gu, Artesyn Technology, jung@artesyncp.com
21 * Support for AMCC 440 based on OpenBIOS draminit.c from IBM.
24 * Stefan Roese, DENX Software Engineering, sr@denx.de.
26 * See file CREDITS for list of people who contributed to this
29 * This program is free software; you can redistribute it and/or
30 * modify it under the terms of the GNU General Public License as
31 * published by the Free Software Foundation; either version 2 of
32 * the License, or (at your option) any later version.
34 * This program is distributed in the hope that it will be useful,
35 * but WITHOUT ANY WARRANTY; without even the implied warranty of
36 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
37 * GNU General Public License for more details.
39 * You should have received a copy of the GNU General Public License
40 * along with this program; if not, write to the Free Software
41 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
46 #include <asm/processor.h>
48 #include <asm/ppc4xx.h>
50 #if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_440)
55 #define ONE_BILLION 1000000000
57 #define SDRAM0_CFG_DCE 0x80000000
58 #define SDRAM0_CFG_SRE 0x40000000
59 #define SDRAM0_CFG_PME 0x20000000
60 #define SDRAM0_CFG_MEMCHK 0x10000000
61 #define SDRAM0_CFG_REGEN 0x08000000
62 #define SDRAM0_CFG_ECCDD 0x00400000
63 #define SDRAM0_CFG_EMDULR 0x00200000
64 #define SDRAM0_CFG_DRW_SHIFT (31-6)
65 #define SDRAM0_CFG_BRPF_SHIFT (31-8)
67 #define SDRAM0_TR_CASL_SHIFT (31-8)
68 #define SDRAM0_TR_PTA_SHIFT (31-13)
69 #define SDRAM0_TR_CTP_SHIFT (31-15)
70 #define SDRAM0_TR_LDF_SHIFT (31-17)
71 #define SDRAM0_TR_RFTA_SHIFT (31-29)
72 #define SDRAM0_TR_RCD_SHIFT (31-31)
74 #define SDRAM0_RTR_SHIFT (31-15)
75 #define SDRAM0_ECCCFG_SHIFT (31-11)
77 /* SDRAM0_CFG enable macro */
78 #define SDRAM0_CFG_BRPF(x) ( ( x & 0x3)<< SDRAM0_CFG_BRPF_SHIFT )
80 #define SDRAM0_BXCR_SZ_MASK 0x000e0000
81 #define SDRAM0_BXCR_AM_MASK 0x0000e000
83 #define SDRAM0_BXCR_SZ_SHIFT (31-14)
84 #define SDRAM0_BXCR_AM_SHIFT (31-18)
86 #define SDRAM0_BXCR_SZ(x) ( (( x << SDRAM0_BXCR_SZ_SHIFT) & SDRAM0_BXCR_SZ_MASK) )
87 #define SDRAM0_BXCR_AM(x) ( (( x << SDRAM0_BXCR_AM_SHIFT) & SDRAM0_BXCR_AM_MASK) )
89 #ifdef CONFIG_SPDDRAM_SILENT
90 # define SPD_ERR(x) do { return 0; } while (0)
92 # define SPD_ERR(x) do { printf(x); return(0); } while (0)
95 #define sdram_HZ_to_ns(hertz) (1000000000/(hertz))
97 /* function prototypes */
98 int spd_read(uint addr);
102 * This function is reading data from the DIMM module EEPROM over the SPD bus
103 * and uses that to program the sdram controller.
105 * This works on boards that has the same schematics that the AMCC walnut has.
107 * Input: null for default I2C spd functions or a pointer to a custom function
108 * returning spd_data.
111 long int spd_sdram(int(read_spd)(uint addr))
114 int total_size,bank_size,bank_code;
118 int sdram0_pmit=0x07c00000;
121 #ifndef CONFIG_405EP /* not on PPC405EP */
124 int sdram0_besr0 = -1;
125 int sdram0_besr1 = -1;
126 int sdram0_eccesr = -1;
142 PPC4xx_SYS_INFO sys_info;
143 unsigned long bus_period_x_10;
148 get_sys_info(&sys_info);
149 bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
154 * Make sure I2C controller is initialized
157 i2c_set_bus_num(CONFIG_SYS_SPD_BUS_NUM);
160 /* Make shure we are using SDRAM */
161 if (read_spd(2) != 0x04) {
162 SPD_ERR("SDRAM - non SDRAM memory module found\n");
165 /* ------------------------------------------------------------------
166 * configure memory timing register
169 * 27 IN Row Precharge Time ( t RP)
170 * 29 MIN RAS to CAS Delay ( t RCD)
171 * 127 Component and Clock Detail ,clk0-clk3, junction temp, CAS
172 * -------------------------------------------------------------------*/
175 * first figure out which cas latency mode to use
176 * use the min supported mode
179 tmp = read_spd(127) & 0x6;
180 if (tmp == 0x02) { /* only cas = 2 supported */
182 /* t_ck = read_spd(9); */
183 /* t_ac = read_spd(10); */
184 } else if (tmp == 0x04) { /* only cas = 3 supported */
186 /* t_ck = read_spd(9); */
187 /* t_ac = read_spd(10); */
188 } else if (tmp == 0x06) { /* 2,3 supported, so use 2 */
190 /* t_ck = read_spd(23); */
191 /* t_ac = read_spd(24); */
193 SPD_ERR("SDRAM - unsupported CAS latency \n");
196 /* get some timing values, t_rp,t_rcd,t_ras,t_rc
199 t_rcd = read_spd(29);
200 t_ras = read_spd(30);
203 /* The following timing calcs subtract 1 before deviding.
204 * this has effect of using ceiling instead of floor rounding,
205 * and also subtracting 1 to convert number to reg value
208 sdram0_tr = (min_cas - 1) << SDRAM0_TR_CASL_SHIFT;
210 sdram0_tr |= ((((t_rp - 1) * 10)/bus_period_x_10) & 0x3) << SDRAM0_TR_PTA_SHIFT;
212 tmp = (((t_rc - t_rcd - t_rp -1) * 10) / bus_period_x_10) & 0x3;
215 sdram0_tr |= tmp << SDRAM0_TR_CTP_SHIFT;
216 /* set LDF = 2 cycles, reg value = 1 */
217 sdram0_tr |= 1 << SDRAM0_TR_LDF_SHIFT;
218 /* set RFTA = t_rfc/bus_period, use t_rfc = t_rc */
219 tmp = (((t_rc - 1) * 10) / bus_period_x_10) - 3;
224 sdram0_tr |= tmp << SDRAM0_TR_RFTA_SHIFT;
225 /* set RCD = t_rcd/bus_period*/
226 sdram0_tr |= ((((t_rcd - 1) * 10) / bus_period_x_10) &0x3) << SDRAM0_TR_RCD_SHIFT ;
229 /*------------------------------------------------------------------
230 * configure RTR register
231 * -------------------------------------------------------------------*/
234 tmp = read_spd(12) & 0x7f ; /* refresh type less self refresh bit */
255 SPD_ERR("SDRAM - Bad refresh period \n");
257 /* convert from nsec to bus cycles */
258 tmp = (tmp * 10) / bus_period_x_10;
259 sdram0_rtr = (tmp & 0x3ff8) << SDRAM0_RTR_SHIFT;
261 /*------------------------------------------------------------------
262 * determine the number of banks used
263 * -------------------------------------------------------------------*/
264 /* byte 7:6 is module data width */
265 if (read_spd(7) != 0)
266 SPD_ERR("SDRAM - unsupported module width\n");
269 SPD_ERR("SDRAM - unsupported module width\n");
271 bank_cnt = 1; /* one bank per sdram side */
273 bank_cnt = 2; /* need two banks per side */
275 bank_cnt = 4; /* need four banks per side */
277 SPD_ERR("SDRAM - unsupported module width\n");
279 /* byte 5 is the module row count (refered to as dimm "sides") */
288 bank_cnt = 8; /* 8 is an error code */
290 if (bank_cnt > 4) /* we only have 4 banks to work with */
291 SPD_ERR("SDRAM - unsupported module rows for this width\n");
293 #ifndef CONFIG_405EP /* not on PPC405EP */
294 /* now check for ECC ability of module. We only support ECC
295 * on 32 bit wide devices with 8 bit ECC.
297 if ((read_spd(11)==2) && (read_spd(6)==40) && (read_spd(14)==8)) {
298 sdram0_ecccfg = 0xf << SDRAM0_ECCCFG_SHIFT;
306 /*------------------------------------------------------------------
307 * calculate total size
308 * -------------------------------------------------------------------*/
309 /* calculate total size and do sanity check */
311 total_size = 1 << 22; /* total_size = 4MB */
312 /* now multiply 4M by the smallest device row density */
313 /* note that we don't support asymetric rows */
314 while (((tmp & 0x0001) == 0) && (tmp != 0)) {
315 total_size = total_size << 1;
318 total_size *= read_spd(5); /* mult by module rows (dimm sides) */
320 /*------------------------------------------------------------------
321 * map rows * cols * banks to a mode
322 * -------------------------------------------------------------------*/
335 SPD_ERR("SDRAM - unsupported mode\n");
348 SPD_ERR("SDRAM - unsupported mode\n");
358 if (read_spd(17) == 2)
359 mode = 6; /* mode 7 */
361 mode = 2; /* mode 3 */
364 mode = 2; /* mode 3 */
367 SPD_ERR("SDRAM - unsupported mode\n");
371 SPD_ERR("SDRAM - unsupported mode\n");
374 /*------------------------------------------------------------------
375 * using the calculated values, compute the bank
376 * config register values.
377 * -------------------------------------------------------------------*/
379 /* compute the size of each bank */
380 bank_size = total_size / bank_cnt;
381 /* convert bank size to bank size code for ppc4xx
382 by takeing log2(bank_size) - 22 */
383 tmp = bank_size; /* start with tmp = bank_size */
384 bank_code = 0; /* and bank_code = 0 */
385 while (tmp > 1) { /* this takes log2 of tmp */
386 bank_code++; /* and stores result in bank_code */
388 } /* bank_code is now log2(bank_size) */
389 bank_code -= 22; /* subtract 22 to get the code */
391 tmp = SDRAM0_BXCR_SZ(bank_code) | SDRAM0_BXCR_AM(mode) | 1;
392 sdram0_b0cr = (bank_size * 0) | tmp;
393 #ifndef CONFIG_405EP /* not on PPC405EP */
395 sdram0_b2cr = (bank_size * 1) | tmp;
397 sdram0_b1cr = (bank_size * 2) | tmp;
399 sdram0_b3cr = (bank_size * 3) | tmp;
401 /* PPC405EP chip only supports two SDRAM banks */
403 sdram0_b1cr = (bank_size * 1) | tmp;
405 total_size = 2 * bank_size;
409 * enable sdram controller DCE=1
410 * enable burst read prefetch to 32 bytes BRPF=2
411 * leave other functions off
414 /*------------------------------------------------------------------
415 * now that we've done our calculations, we are ready to
416 * program all the registers.
417 * -------------------------------------------------------------------*/
419 /* disable memcontroller so updates work */
420 mtsdram(SDRAM0_CFG, 0);
422 #ifndef CONFIG_405EP /* not on PPC405EP */
423 mtsdram(SDRAM0_BESR0, sdram0_besr0);
424 mtsdram(SDRAM0_BESR1, sdram0_besr1);
425 mtsdram(SDRAM0_ECCCFG, sdram0_ecccfg);
426 mtsdram(SDRAM0_ECCESR, sdram0_eccesr);
428 mtsdram(SDRAM0_RTR, sdram0_rtr);
429 mtsdram(SDRAM0_PMIT, sdram0_pmit);
430 mtsdram(SDRAM0_B0CR, sdram0_b0cr);
431 mtsdram(SDRAM0_B1CR, sdram0_b1cr);
432 #ifndef CONFIG_405EP /* not on PPC405EP */
433 mtsdram(SDRAM0_B2CR, sdram0_b2cr);
434 mtsdram(SDRAM0_B3CR, sdram0_b3cr);
436 mtsdram(SDRAM0_TR, sdram0_tr);
438 /* SDRAM have a power on delay, 500 micro should do */
440 sdram0_cfg = SDRAM0_CFG_DCE | SDRAM0_CFG_BRPF(1) | SDRAM0_CFG_ECCDD | SDRAM0_CFG_EMDULR;
441 #ifndef CONFIG_405EP /* not on PPC405EP */
443 sdram0_cfg |= SDRAM0_CFG_MEMCHK;
445 mtsdram(SDRAM0_CFG, sdram0_cfg);
450 int spd_read(uint addr)
454 if (i2c_read(SPD_EEPROM_ADDRESS, addr, 1, data, 1) == 0)
460 #endif /* CONFIG_SPD_EEPROM */