2 * Copyright 2004, 2007-2012 Freescale Semiconductor, Inc.
3 * Copyright (C) 2003 Motorola,Inc.
5 * SPDX-License-Identifier: GPL-2.0+
8 /* U-Boot Startup Code for Motorola 85xx PowerPC based Embedded Boards
10 * The processor starts at 0xfffffffc and the code is first executed in the
11 * last 4K page(0xfffff000-0xffffffff) in flash/rom.
15 #include <asm-offsets.h>
20 #include <ppc_asm.tmpl>
23 #include <asm/cache.h>
27 #define MSR_KERNEL ( MSR_ME ) /* Machine Check */
29 #define LAW_EN 0x80000000
31 #if defined(CONFIG_NAND_SPL) || \
32 (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL))
36 #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT) && \
37 !defined(CONFIG_SECURE_BOOT) && !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
42 * Set up GOT: Global Offset Table
44 * Use r12 to access the GOT
47 GOT_ENTRY(_GOT2_TABLE_)
48 GOT_ENTRY(_FIXUP_TABLE_)
52 GOT_ENTRY(_start_of_vectors)
53 GOT_ENTRY(_end_of_vectors)
54 GOT_ENTRY(transfer_to_handler)
59 GOT_ENTRY(__bss_start)
63 * e500 Startup -- after reset only the last 4KB of the effective
64 * address space is mapped in the MMU L2 TLB1 Entry0. The .bootpg
65 * section is located at THIS LAST page and basically does three
66 * things: clear some registers, set up exception tables and
67 * add more TLB entries for 'larger spaces'(e.g. the boot rom) to
68 * continue the boot procedure.
70 * Once the boot rom is mapped by TLB entries we can proceed
71 * with normal startup.
79 /* Enable debug exception */
84 * If we got an ePAPR device tree pointer passed in as r3, we need that
85 * later in cpu_init_early_f(). Save it to a safe register before we
86 * clobber it so that we can fetch it from there later.
90 #ifdef CONFIG_SYS_FSL_ERRATUM_A004510
93 li r4,CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV
97 #ifdef CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2
98 li r4,CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2
103 /* Not a supported revision affected by erratum */
107 1: li r27,1 /* Remember for later that we have the erratum */
108 /* Erratum says set bits 55:60 to 001001 */
118 #ifdef CONFIG_SYS_FSL_ERRATUM_A005125
121 mfspr r3, SPRN_HDBCR0
123 mtspr SPRN_HDBCR0, r3
127 #if defined(CONFIG_SECURE_BOOT) && defined(CONFIG_E500MC) && \
128 !defined(CONFIG_E6500)
129 /* ISBC uses L2 as stack.
130 * Disable L2 cache here so that u-boot can enable it later
131 * as part of it's normal flow
134 /* Check if L2 is enabled */
135 mfspr r3, SPRN_L2CSR0
137 ori r2, r2, L2CSR0_L2E@l
141 mfspr r3, SPRN_L2CSR0
143 lis r2,(L2CSR0_L2FL)@h
144 ori r2, r2, (L2CSR0_L2FL)@l
151 mfspr r3, SPRN_L2CSR0
155 mfspr r3, SPRN_L2CSR0
157 ori r2, r2, L2CSR0_L2E@l
167 /* clear registers/arrays not reset by hardware */
171 mtspr L1CSR0,r0 /* invalidate d-cache */
172 mtspr L1CSR1,r0 /* invalidate i-cache */
175 mtspr DBSR,r1 /* Clear all valid bits */
178 .macro create_tlb1_entry esel ts tsize epn wimg rpn perm phy_high scratch
179 lis \scratch, FSL_BOOKE_MAS0(1, \esel, 0)@h
180 ori \scratch, \scratch, FSL_BOOKE_MAS0(1, \esel, 0)@l
182 lis \scratch, FSL_BOOKE_MAS1(1, 1, 0, \ts, \tsize)@h
183 ori \scratch, \scratch, FSL_BOOKE_MAS1(1, 1, 0, \ts, \tsize)@l
185 lis \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@h
186 ori \scratch, \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@l
188 lis \scratch, FSL_BOOKE_MAS3(\rpn, 0, \perm)@h
189 ori \scratch, \scratch, FSL_BOOKE_MAS3(\rpn, 0, \perm)@l
191 lis \scratch, \phy_high@h
192 ori \scratch, \scratch, \phy_high@l
200 .macro create_tlb0_entry esel ts tsize epn wimg rpn perm phy_high scratch
201 lis \scratch, FSL_BOOKE_MAS0(0, \esel, 0)@h
202 ori \scratch, \scratch, FSL_BOOKE_MAS0(0, \esel, 0)@l
204 lis \scratch, FSL_BOOKE_MAS1(1, 0, 0, \ts, \tsize)@h
205 ori \scratch, \scratch, FSL_BOOKE_MAS1(1, 0, 0, \ts, \tsize)@l
207 lis \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@h
208 ori \scratch, \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@l
210 lis \scratch, FSL_BOOKE_MAS3(\rpn, 0, \perm)@h
211 ori \scratch, \scratch, FSL_BOOKE_MAS3(\rpn, 0, \perm)@l
213 lis \scratch, \phy_high@h
214 ori \scratch, \scratch, \phy_high@l
222 .macro delete_tlb1_entry esel scratch
223 lis \scratch, FSL_BOOKE_MAS0(1, \esel, 0)@h
224 ori \scratch, \scratch, FSL_BOOKE_MAS0(1, \esel, 0)@l
234 .macro delete_tlb0_entry esel epn wimg scratch
235 lis \scratch, FSL_BOOKE_MAS0(0, \esel, 0)@h
236 ori \scratch, \scratch, FSL_BOOKE_MAS0(0, \esel, 0)@l
240 lis \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@h
241 ori \scratch, \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@l
249 /* Interrupt vectors do not fit in minimal SPL. */
250 #if !defined(MINIMAL_SPL)
251 /* Setup interrupt vectors */
252 lis r1,CONFIG_SYS_MONITOR_BASE@h
255 li r4,CriticalInput@l
256 mtspr IVOR0,r4 /* 0: Critical input */
258 mtspr IVOR1,r4 /* 1: Machine check */
260 mtspr IVOR2,r4 /* 2: Data storage */
262 mtspr IVOR3,r4 /* 3: Instruction storage */
264 mtspr IVOR4,r4 /* 4: External interrupt */
266 mtspr IVOR5,r4 /* 5: Alignment */
268 mtspr IVOR6,r4 /* 6: Program check */
269 li r4,FPUnavailable@l
270 mtspr IVOR7,r4 /* 7: floating point unavailable */
272 mtspr IVOR8,r4 /* 8: System call */
273 /* 9: Auxiliary processor unavailable(unsupported) */
275 mtspr IVOR10,r4 /* 10: Decrementer */
276 li r4,IntervalTimer@l
277 mtspr IVOR11,r4 /* 11: Interval timer */
278 li r4,WatchdogTimer@l
279 mtspr IVOR12,r4 /* 12: Watchdog timer */
281 mtspr IVOR13,r4 /* 13: Data TLB error */
282 li r4,InstructionTLBError@l
283 mtspr IVOR14,r4 /* 14: Instruction TLB error */
284 li r4,DebugBreakpoint@l
285 mtspr IVOR15,r4 /* 15: Debug */
288 /* Clear and set up some registers. */
291 mtspr DEC,r0 /* prevent dec exceptions */
292 mttbl r0 /* prevent fit & wdt exceptions */
294 mtspr TSR,r1 /* clear all timer exception status */
295 mtspr TCR,r0 /* disable all */
296 mtspr ESR,r0 /* clear exception syndrome register */
297 mtspr MCSR,r0 /* machine check syndrome register */
298 mtxer r0 /* clear integer exception register */
300 #ifdef CONFIG_SYS_BOOK3E_HV
301 mtspr MAS8,r0 /* make sure MAS8 is clear */
304 /* Enable Time Base and Select Time Base Clock */
305 lis r0,HID0_EMCP@h /* Enable machine check */
306 #if defined(CONFIG_ENABLE_36BIT_PHYS)
307 ori r0,r0,HID0_ENMAS7@l /* Enable MAS7 */
309 #ifndef CONFIG_E500MC
310 ori r0,r0,HID0_TBEN@l /* Enable Timebase */
314 #if !defined(CONFIG_E500MC) && !defined(CONFIG_QEMU_E500)
315 li r0,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
318 cmpwi r3,0x50@l /* if we are rev 5.0 or greater set MBDD */
320 /* Set MBDD bit also */
321 ori r0, r0, HID1_MBDD@l
326 #ifdef CONFIG_SYS_FSL_ERRATUM_CPU_A003999
332 /* Enable Branch Prediction */
333 #if defined(CONFIG_BTB)
334 lis r0,BUCSR_ENABLE@h
335 ori r0,r0,BUCSR_ENABLE@l
339 #if defined(CONFIG_SYS_INIT_DBCR)
342 mtspr DBSR,r1 /* Clear all status bits */
343 lis r0,CONFIG_SYS_INIT_DBCR@h /* DBCR0[IDM] must be set */
344 ori r0,r0,CONFIG_SYS_INIT_DBCR@l
348 #ifdef CONFIG_MPC8569
349 #define CONFIG_SYS_LBC_ADDR (CONFIG_SYS_CCSRBAR_DEFAULT + 0x5000)
350 #define CONFIG_SYS_LBCR_ADDR (CONFIG_SYS_LBC_ADDR + 0xd0)
352 /* MPC8569 Rev.0 silcon needs to set bit 13 of LBCR to allow elBC to
353 * use address space which is more than 12bits, and it must be done in
354 * the 4K boot page. So we set this bit here.
357 /* create a temp mapping TLB0[0] for LBCR */
358 create_tlb0_entry 0, \
359 0, BOOKE_PAGESZ_4K, \
360 CONFIG_SYS_LBC_ADDR, MAS2_I|MAS2_G, \
361 CONFIG_SYS_LBC_ADDR, MAS3_SW|MAS3_SR, \
364 /* Set LBCR register */
365 lis r4,CONFIG_SYS_LBCR_ADDR@h
366 ori r4,r4,CONFIG_SYS_LBCR_ADDR@l
368 lis r5,CONFIG_SYS_LBC_LBCR@h
369 ori r5,r5,CONFIG_SYS_LBC_LBCR@l
373 /* invalidate this temp TLB */
374 lis r4,CONFIG_SYS_LBC_ADDR@h
375 ori r4,r4,CONFIG_SYS_LBC_ADDR@l
379 #endif /* CONFIG_MPC8569 */
382 * Search for the TLB that covers the code we're executing, and shrink it
383 * so that it covers only this 4K page. That will ensure that any other
384 * TLB we create won't interfere with it. We assume that the TLB exists,
385 * which is why we don't check the Valid bit of MAS1. We also assume
388 * This is necessary, for example, when booting from the on-chip ROM,
389 * which (oddly) creates a single 4GB TLB that covers CCSR and DDR.
391 bl nexti /* Find our address */
392 nexti: mflr r1 /* R1 = our PC */
394 mtspr MAS6, r2 /* Assume the current PID and AS are 0 */
397 tlbsx 0, r1 /* This must succeed */
399 mfspr r14, MAS0 /* Save ESEL for later */
400 rlwinm r14, r14, 16, 0xfff
402 /* Set the size of the TLB to 4KB */
405 andc r3, r3, r2 /* Clear the TSIZE bits */
406 ori r3, r3, MAS1_TSIZE(BOOKE_PAGESZ_4K)@l
407 oris r3, r3, MAS1_IPROT@h
411 * Set the base address of the TLB to our PC. We assume that
412 * virtual == physical. We also assume that MAS2_EPN == MAS3_RPN.
415 ori r3, r3, MAS2_EPN@l /* R3 = MAS2_EPN */
417 and r1, r1, r3 /* Our PC, rounded down to the nearest page */
422 #ifdef CONFIG_SYS_FSL_ERRATUM_A004510
425 andi. r15, r2, MAS2_I|MAS2_G /* save the old I/G for later */
426 rlwinm r2, r2, 0, ~MAS2_I
430 mtspr MAS2, r2 /* Set the EPN to our PC base address */
435 mtspr MAS3, r2 /* Set the RPN to our PC base address */
442 * Clear out any other TLB entries that may exist, to avoid conflicts.
443 * Our TLB entry is in r14.
445 li r0, TLBIVAX_ALL | TLBIVAX_TLB0
449 mfspr r4, SPRN_TLB1CFG
450 rlwinm r4, r4, 0, TLBnCFG_NENTRY_MASK
455 rlwinm r5, r3, 16, MAS0_ESEL_MSK
457 beq 2f /* skip the entry we're executing from */
459 oris r5, r5, MAS0_TLBSEL(1)@h
470 #if defined(CONFIG_SYS_PPC_E500_DEBUG_TLB) && !defined(MINIMAL_SPL) && \
471 !defined(CONFIG_SECURE_BOOT)
473 * TLB entry for debuggging in AS1
474 * Create temporary TLB entry in AS0 to handle debug exception
475 * As on debug exception MSR is cleared i.e. Address space is changed
476 * to 0. A TLB entry (in AS0) is required to handle debug exception generated
482 * TLB entry is created for IVPR + IVOR15 to map on valid OP code address
483 * bacause flash's virtual address maps to 0xff800000 - 0xffffffff.
484 * and this window is outside of 4K boot window.
486 create_tlb1_entry CONFIG_SYS_PPC_E500_DEBUG_TLB, \
487 0, BOOKE_PAGESZ_4M, \
488 CONFIG_SYS_MONITOR_BASE & 0xffc00000, MAS2_I|MAS2_G, \
489 0xffc00000, MAS3_SX|MAS3_SW|MAS3_SR, \
494 * TLB entry is created for IVPR + IVOR15 to map on valid OP code address
495 * because "nexti" will resize TLB to 4K
497 create_tlb1_entry CONFIG_SYS_PPC_E500_DEBUG_TLB, \
498 0, BOOKE_PAGESZ_256K, \
499 CONFIG_SYS_MONITOR_BASE & 0xfffc0000, MAS2_I, \
500 CONFIG_SYS_MONITOR_BASE & 0xfffc0000, MAS3_SX|MAS3_SW|MAS3_SR, \
506 * Relocate CCSR, if necessary. We relocate CCSR if (obviously) the default
507 * location is not where we want it. This typically happens on a 36-bit
508 * system, where we want to move CCSR to near the top of 36-bit address space.
510 * To move CCSR, we create two temporary TLBs, one for the old location, and
511 * another for the new location. On CoreNet systems, we also need to create
512 * a special, temporary LAW.
514 * As a general rule, TLB0 is used for short-term TLBs, and TLB1 is used for
515 * long-term TLBs, so we use TLB0 here.
517 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR_PHYS)
519 #if !defined(CONFIG_SYS_CCSRBAR_PHYS_HIGH) || !defined(CONFIG_SYS_CCSRBAR_PHYS_LOW)
520 #error "CONFIG_SYS_CCSRBAR_PHYS_HIGH and CONFIG_SYS_CCSRBAR_PHYS_LOW) must be defined."
525 * Create a TLB for the new location of CCSR. Register R8 is reserved
526 * for the virtual address of this TLB (CONFIG_SYS_CCSRBAR).
528 lis r8, CONFIG_SYS_CCSRBAR@h
529 ori r8, r8, CONFIG_SYS_CCSRBAR@l
530 lis r9, (CONFIG_SYS_CCSRBAR + 0x1000)@h
531 ori r9, r9, (CONFIG_SYS_CCSRBAR + 0x1000)@l
532 create_tlb0_entry 0, \
533 0, BOOKE_PAGESZ_4K, \
534 CONFIG_SYS_CCSRBAR, MAS2_I|MAS2_G, \
535 CONFIG_SYS_CCSRBAR_PHYS_LOW, MAS3_SW|MAS3_SR, \
536 CONFIG_SYS_CCSRBAR_PHYS_HIGH, r3
538 * Create a TLB for the current location of CCSR. Register R9 is reserved
539 * for the virtual address of this TLB (CONFIG_SYS_CCSRBAR + 0x1000).
542 create_tlb0_entry 1, \
543 0, BOOKE_PAGESZ_4K, \
544 CONFIG_SYS_CCSRBAR + 0x1000, MAS2_I|MAS2_G, \
545 CONFIG_SYS_CCSRBAR_DEFAULT, MAS3_SW|MAS3_SR, \
546 0, r3 /* The default CCSR address is always a 32-bit number */
550 * We have a TLB for what we think is the current (old) CCSR. Let's
551 * verify that, otherwise we won't be able to move it.
552 * CONFIG_SYS_CCSRBAR_DEFAULT is always a 32-bit number, so we only
553 * need to compare the lower 32 bits of CCSRBAR on CoreNet systems.
556 lis r0, CONFIG_SYS_CCSRBAR_DEFAULT@h
557 ori r0, r0, CONFIG_SYS_CCSRBAR_DEFAULT@l
558 #ifdef CONFIG_FSL_CORENET
559 lwz r1, 4(r9) /* CCSRBARL */
561 lwz r1, 0(r9) /* CCSRBAR, shifted right by 12 */
568 * If the value we read from CCSRBARL is not what we expect, then
569 * enter an infinite loop. This will at least allow a debugger to
570 * halt execution and examine TLBs, etc. There's no point in going
574 bne infinite_debug_loop
576 #ifdef CONFIG_FSL_CORENET
578 #define CCSR_LAWBARH0 (CONFIG_SYS_CCSRBAR + 0x1000)
579 #define LAW_SIZE_4K 0xb
580 #define CCSRBAR_LAWAR (LAW_EN | (0x1e << 20) | LAW_SIZE_4K)
581 #define CCSRAR_C 0x80000000 /* Commit */
585 * On CoreNet systems, we create the temporary LAW using a special LAW
586 * target ID of 0x1e. LAWBARH is at offset 0xc00 in CCSR.
588 lis r0, CONFIG_SYS_CCSRBAR_PHYS_HIGH@h
589 ori r0, r0, CONFIG_SYS_CCSRBAR_PHYS_HIGH@l
590 lis r1, CONFIG_SYS_CCSRBAR_PHYS_LOW@h
591 ori r1, r1, CONFIG_SYS_CCSRBAR_PHYS_LOW@l
592 lis r2, CCSRBAR_LAWAR@h
593 ori r2, r2, CCSRBAR_LAWAR@l
595 stw r0, 0xc00(r9) /* LAWBARH0 */
596 stw r1, 0xc04(r9) /* LAWBARL0 */
598 stw r2, 0xc08(r9) /* LAWAR0 */
601 * Read back from LAWAR to ensure the update is complete. e500mc
602 * cores also require an isync.
604 lwz r0, 0xc08(r9) /* LAWAR0 */
608 * Read the current CCSRBARH and CCSRBARL using load word instructions.
609 * Follow this with an isync instruction. This forces any outstanding
610 * accesses to configuration space to completion.
613 lwz r0, 0(r9) /* CCSRBARH */
614 lwz r0, 4(r9) /* CCSRBARL */
618 * Write the new values for CCSRBARH and CCSRBARL to their old
619 * locations. The CCSRBARH has a shadow register. When the CCSRBARH
620 * has a new value written it loads a CCSRBARH shadow register. When
621 * the CCSRBARL is written, the CCSRBARH shadow register contents
622 * along with the CCSRBARL value are loaded into the CCSRBARH and
623 * CCSRBARL registers, respectively. Follow this with a sync
627 lis r0, CONFIG_SYS_CCSRBAR_PHYS_HIGH@h
628 ori r0, r0, CONFIG_SYS_CCSRBAR_PHYS_HIGH@l
629 lis r1, CONFIG_SYS_CCSRBAR_PHYS_LOW@h
630 ori r1, r1, CONFIG_SYS_CCSRBAR_PHYS_LOW@l
632 ori r2, r2, CCSRAR_C@l
634 stw r0, 0(r9) /* Write to CCSRBARH */
635 sync /* Make sure we write to CCSRBARH first */
636 stw r1, 4(r9) /* Write to CCSRBARL */
640 * Write a 1 to the commit bit (C) of CCSRAR at the old location.
641 * Follow this with a sync instruction.
646 /* Delete the temporary LAW */
655 #else /* #ifdef CONFIG_FSL_CORENET */
659 * Read the current value of CCSRBAR using a load word instruction
660 * followed by an isync. This forces all accesses to configuration
667 /* CONFIG_SYS_CCSRBAR_PHYS right shifted by 12 */
668 #define CCSRBAR_PHYS_RS12 ((CONFIG_SYS_CCSRBAR_PHYS_HIGH << 20) | \
669 (CONFIG_SYS_CCSRBAR_PHYS_LOW >> 12))
671 /* Write the new value to CCSRBAR. */
672 lis r0, CCSRBAR_PHYS_RS12@h
673 ori r0, r0, CCSRBAR_PHYS_RS12@l
678 * The manual says to perform a load of an address that does not
679 * access configuration space or the on-chip SRAM using an existing TLB,
680 * but that doesn't appear to be necessary. We will do the isync,
686 * Read the contents of CCSRBAR from its new location, followed by
692 #endif /* #ifdef CONFIG_FSL_CORENET */
694 /* Delete the temporary TLBs */
696 delete_tlb0_entry 0, CONFIG_SYS_CCSRBAR, MAS2_I|MAS2_G, r3
697 delete_tlb0_entry 1, CONFIG_SYS_CCSRBAR + 0x1000, MAS2_I|MAS2_G, r3
699 #endif /* #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR_PHYS) */
701 #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
704 * Create a TLB for the MMR location of CCSR
705 * to access L2CSR0 register
707 create_tlb0_entry 0, \
708 0, BOOKE_PAGESZ_4K, \
709 CONFIG_SYS_CCSRBAR + 0xC20000, MAS2_I|MAS2_G, \
710 CONFIG_SYS_CCSRBAR_PHYS_LOW + 0xC20000, MAS3_SW|MAS3_SR, \
711 CONFIG_SYS_CCSRBAR_PHYS_HIGH, r3
713 enable_l2_cluster_l2:
714 /* enable L2 cache */
715 lis r3, (CONFIG_SYS_CCSRBAR + 0xC20000)@h
716 ori r3, r3, (CONFIG_SYS_CCSRBAR + 0xC20000)@l
717 li r4, 33 /* stash id */
719 lis r4, (L2CSR0_L2FI|L2CSR0_L2LFC)@h
720 ori r4, r4, (L2CSR0_L2FI|L2CSR0_L2LFC)@l
722 stw r4, 0(r3) /* invalidate L2 */
723 /* Poll till the bits are cleared */
731 /* L2PE must be set before L2 cache is enabled */
732 lis r4, (L2CSR0_L2PE)@h
733 ori r4, r4, (L2CSR0_L2PE)@l
735 stw r4, 0(r3) /* enable L2 parity/ECC error checking */
736 /* Poll till the bit is set */
744 lis r4, (L2CSR0_L2E|L2CSR0_L2PE)@h
745 ori r4, r4, (L2CSR0_L2REP_MODE)@l
747 stw r4, 0(r3) /* enable L2 */
748 /* Poll till the bit is set */
757 delete_tlb0_entry 0, CONFIG_SYS_CCSRBAR + 0xC20000, MAS2_I|MAS2_G, r3
761 * Enable the L1. On e6500, this has to be done
762 * after the L2 is up.
765 #ifdef CONFIG_SYS_CACHE_STASHING
766 /* set stash id to (coreID) * 2 + 32 + L1 CT (0) */
771 /* Enable/invalidate the I-Cache */
772 lis r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@h
773 ori r2,r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@l
780 lis r3,(L1CSR1_CPE|L1CSR1_ICE)@h
781 ori r3,r3,(L1CSR1_CPE|L1CSR1_ICE)@l
786 andi. r1,r3,L1CSR1_ICE@l
789 /* Enable/invalidate the D-Cache */
790 lis r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@h
791 ori r2,r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@l
798 lis r3,(L1CSR0_CPE|L1CSR0_DCE)@h
799 ori r3,r3,(L1CSR0_CPE|L1CSR0_DCE)@l
804 andi. r1,r3,L1CSR0_DCE@l
806 #ifdef CONFIG_SYS_FSL_ERRATUM_A004510
807 #define DCSR_LAWBARH0 (CONFIG_SYS_CCSRBAR + 0x1000)
808 #define LAW_SIZE_1M 0x13
809 #define DCSRBAR_LAWAR (LAW_EN | (0x1d << 20) | LAW_SIZE_1M)
815 * Create a TLB entry for CCSR
817 * We're executing out of TLB1 entry in r14, and that's the only
818 * TLB entry that exists. To allocate some TLB entries for our
819 * own use, flip a bit high enough that we won't flip it again
824 lis r0, MAS0_TLBSEL(1)@h
825 rlwimi r0, r8, 16, MAS0_ESEL_MSK
826 lis r1, FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)@h
827 ori r1, r1, FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)@l
828 lis r7, CONFIG_SYS_CCSRBAR@h
829 ori r7, r7, CONFIG_SYS_CCSRBAR@l
830 ori r2, r7, MAS2_I|MAS2_G
831 lis r3, FSL_BOOKE_MAS3(CONFIG_SYS_CCSRBAR_PHYS_LOW, 0, (MAS3_SW|MAS3_SR))@h
832 ori r3, r3, FSL_BOOKE_MAS3(CONFIG_SYS_CCSRBAR_PHYS_LOW, 0, (MAS3_SW|MAS3_SR))@l
833 lis r4, CONFIG_SYS_CCSRBAR_PHYS_HIGH@h
834 ori r4, r4, CONFIG_SYS_CCSRBAR_PHYS_HIGH@l
845 /* Map DCSR temporarily to physical address zero */
847 lis r3, DCSRBAR_LAWAR@h
848 ori r3, r3, DCSRBAR_LAWAR@l
850 stw r0, 0xc00(r7) /* LAWBARH0 */
851 stw r0, 0xc04(r7) /* LAWBARL0 */
853 stw r3, 0xc08(r7) /* LAWAR0 */
855 /* Read back from LAWAR to ensure the update is complete. */
856 lwz r3, 0xc08(r7) /* LAWAR0 */
859 /* Create a TLB entry for DCSR at zero */
862 lis r0, MAS0_TLBSEL(1)@h
863 rlwimi r0, r9, 16, MAS0_ESEL_MSK
864 lis r1, FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1M)@h
865 ori r1, r1, FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1M)@l
866 li r6, 0 /* DCSR effective address */
867 ori r2, r6, MAS2_I|MAS2_G
868 li r3, MAS3_SW|MAS3_SR
880 /* enable the timebase */
881 #define CTBENR 0xe2084
883 addis r4, r7, CTBENR@ha
889 .macro erratum_set_ccsr offset value
890 addis r3, r7, \offset@ha
892 addi r3, r3, \offset@l
897 .macro erratum_set_dcsr offset value
898 addis r3, r6, \offset@ha
900 addi r3, r3, \offset@l
905 erratum_set_dcsr 0xb0e08 0xe0201800
906 erratum_set_dcsr 0xb0e18 0xe0201800
907 erratum_set_dcsr 0xb0e38 0xe0400000
908 erratum_set_dcsr 0xb0008 0x00900000
909 erratum_set_dcsr 0xb0e40 0xe00a0000
910 erratum_set_ccsr 0x18600 CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY
911 #ifdef CONFIG_RAMBOOT_PBL
912 erratum_set_ccsr 0x10f00 0x495e5000
914 erratum_set_ccsr 0x10f00 0x415e5000
916 erratum_set_ccsr 0x11f00 0x415e5000
918 /* Make temp mapping uncacheable again, if it was initially */
923 rlwimi r4, r15, 0, MAS2_I
924 rlwimi r4, r15, 0, MAS2_G
931 /* Clear the cache */
932 lis r3,(L1CSR1_ICFI|L1CSR1_ICLFR)@h
933 ori r3,r3,(L1CSR1_ICFI|L1CSR1_ICLFR)@l
943 lis r3,(L1CSR1_CPE|L1CSR1_ICE)@h
944 ori r3,r3,(L1CSR1_CPE|L1CSR1_ICE)@l
954 /* Remove temporary mappings */
955 lis r0, MAS0_TLBSEL(1)@h
956 rlwimi r0, r9, 16, MAS0_ESEL_MSK
966 stw r3, 0xc08(r7) /* LAWAR0 */
970 lis r0, MAS0_TLBSEL(1)@h
971 rlwimi r0, r8, 16, MAS0_ESEL_MSK
982 /* r3 = addr, r4 = value, clobbers r5, r11, r12 */
984 /* Lock two cache lines into I-Cache */
986 mfspr r11, SPRN_L1CSR1
987 rlwinm r11, r11, 0, ~L1CSR1_ICUL
990 mtspr SPRN_L1CSR1, r11
1001 mfspr r11, SPRN_L1CSR1
1002 3: andi. r11, r11, L1CSR1_ICUL
1009 mfspr r11, SPRN_L1CSR1
1010 3: andi. r11, r11, L1CSR1_ICUL
1015 /* Inside a locked cacheline, wait a while, write, then wait a while */
1019 addis r11, r5, 0x10000@h /* wait 65536 timebase ticks */
1020 4: mfspr r5, SPRN_TBRL
1027 addis r11, r5, 0x10000@h /* wait 65536 timebase ticks */
1028 4: mfspr r5, SPRN_TBRL
1035 * Fill out the rest of this cache line and the next with nops,
1036 * to ensure that nothing outside the locked area will be
1037 * fetched due to a branch.
1044 mfspr r11, SPRN_L1CSR1
1045 rlwinm r11, r11, 0, ~L1CSR1_ICUL
1048 mtspr SPRN_L1CSR1, r11
1057 create_init_ram_area:
1058 lis r6,FSL_BOOKE_MAS0(1, 15, 0)@h
1059 ori r6,r6,FSL_BOOKE_MAS0(1, 15, 0)@l
1062 /* create a temp mapping in AS=1 to the 4M boot window */
1063 create_tlb1_entry 15, \
1064 1, BOOKE_PAGESZ_4M, \
1065 CONFIG_SYS_MONITOR_BASE & 0xffc00000, MAS2_I|MAS2_G, \
1066 0xffc00000, MAS3_SX|MAS3_SW|MAS3_SR, \
1069 #elif !defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SECURE_BOOT)
1070 /* create a temp mapping in AS = 1 for Flash mapping
1071 * created by PBL for ISBC code
1073 create_tlb1_entry 15, \
1074 1, BOOKE_PAGESZ_1M, \
1075 CONFIG_SYS_MONITOR_BASE & 0xfff00000, MAS2_I|MAS2_G, \
1076 CONFIG_SYS_PBI_FLASH_WINDOW & 0xfff00000, MAS3_SX|MAS3_SW|MAS3_SR, \
1079 #elif defined(CONFIG_RAMBOOT_PBL) && defined(CONFIG_SECURE_BOOT)
1080 /* create a temp mapping in AS = 1 for mapping CONFIG_SYS_MONITOR_BASE
1081 * to L3 Address configured by PBL for ISBC code
1083 create_tlb1_entry 15, \
1084 1, BOOKE_PAGESZ_1M, \
1085 CONFIG_SYS_MONITOR_BASE & 0xfff00000, MAS2_I|MAS2_G, \
1086 CONFIG_SYS_INIT_L3_ADDR & 0xfff00000, MAS3_SX|MAS3_SW|MAS3_SR, \
1091 * create a temp mapping in AS=1 to the 1M CONFIG_SYS_MONITOR_BASE space, the main
1092 * image has been relocated to CONFIG_SYS_MONITOR_BASE on the second stage.
1094 create_tlb1_entry 15, \
1095 1, BOOKE_PAGESZ_1M, \
1096 CONFIG_SYS_MONITOR_BASE & 0xfff00000, MAS2_I|MAS2_G, \
1097 CONFIG_SYS_MONITOR_BASE & 0xfff00000, MAS3_SX|MAS3_SW|MAS3_SR, \
1101 /* create a temp mapping in AS=1 to the stack */
1102 #if defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) && \
1103 defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH)
1104 create_tlb1_entry 14, \
1105 1, BOOKE_PAGESZ_16K, \
1106 CONFIG_SYS_INIT_RAM_ADDR, 0, \
1107 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW, MAS3_SX|MAS3_SW|MAS3_SR, \
1108 CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH, r6
1111 create_tlb1_entry 14, \
1112 1, BOOKE_PAGESZ_16K, \
1113 CONFIG_SYS_INIT_RAM_ADDR, 0, \
1114 CONFIG_SYS_INIT_RAM_ADDR, MAS3_SX|MAS3_SW|MAS3_SR, \
1118 lis r6,MSR_IS|MSR_DS|MSR_DE@h
1119 ori r6,r6,MSR_IS|MSR_DS|MSR_DE@l
1121 ori r7,r7,switch_as@l
1128 /* L1 DCache is used for initial RAM */
1130 /* Allocate Initial RAM in data cache.
1132 lis r3,CONFIG_SYS_INIT_RAM_ADDR@h
1133 ori r3,r3,CONFIG_SYS_INIT_RAM_ADDR@l
1136 /* cache size * 1024 / (2 * L1 line size) */
1137 slwi r2, r2, (10 - 1 - L1_CACHE_SHIFT)
1142 #ifdef CONFIG_E6500 /* Lock/unlock L2 cache instead of L1 */
1147 addi r3,r3,CONFIG_SYS_CACHELINE_SIZE
1150 /* Jump out the last 4K page and continue to 'normal' start */
1151 #if defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)
1152 /* We assume that we're already running at the address we're linked at */
1155 /* Calculate absolute address in FLASH and jump there */
1156 /*--------------------------------------------------------------*/
1157 lis r3,CONFIG_SYS_MONITOR_BASE@h
1158 ori r3,r3,CONFIG_SYS_MONITOR_BASE@l
1159 addi r3,r3,_start_cont - _start
1167 .long 0x27051956 /* U-BOOT Magic Number */
1168 .globl version_string
1170 .ascii U_BOOT_VERSION_STRING, "\0"
1175 /* Setup the stack in initial RAM,could be L2-as-SRAM or L1 dcache*/
1176 lis r3,(CONFIG_SYS_INIT_RAM_ADDR)@h
1177 ori r3,r3,((CONFIG_SYS_INIT_SP_OFFSET-16)&~0xf)@l /* Align to 16 */
1179 #ifdef CONFIG_SYS_MALLOC_F_LEN
1181 #if CONFIG_SYS_MALLOC_F_LEN + GENERATED_GBL_DATA_SIZE > CONFIG_SYS_INIT_RAM_SIZE
1182 #error "CONFIG_SYS_MALLOC_F_LEN too large to fit into initial RAM."
1185 /* Leave 16+ byte for back chain termination and NULL return address */
1186 subi r3,r3,((CONFIG_SYS_MALLOC_F_LEN+16+15)&~0xf)
1190 lis r4,(CONFIG_SYS_INIT_RAM_ADDR)@h
1191 ori r4,r4,(CONFIG_SYS_INIT_RAM_SIZE)@l
1200 #ifdef CONFIG_SYS_MALLOC_F_LEN
1201 lis r4,(CONFIG_SYS_INIT_RAM_ADDR)@h
1202 ori r4,r4,(CONFIG_SYS_GBL_DATA_OFFSET)@l
1204 addi r3,r3,16 /* Pre-relocation malloc area */
1205 stw r3,GD_MALLOC_BASE(r4)
1209 stw r0,0(r3) /* Terminate Back Chain */
1210 stw r0,+4(r3) /* NULL return address. */
1211 mr r1,r3 /* Transfer to SP(r1) */
1215 /* Pass our potential ePAPR device tree pointer to cpu_init_early_f */
1220 /* switch back to AS = 0 */
1221 lis r3,(MSR_CE|MSR_ME|MSR_DE)@h
1222 ori r3,r3,(MSR_CE|MSR_ME|MSR_DE)@l
1226 bl cpu_init_f /* return boot_flag for calling board_init_f */
1230 /* NOTREACHED - board_init_f() does not return */
1233 .globl _start_of_vectors
1236 /* Critical input. */
1237 CRIT_EXCEPTION(0x0100, CriticalInput, CritcalInputException)
1240 MCK_EXCEPTION(0x200, MachineCheck, MachineCheckException)
1242 /* Data Storage exception. */
1243 STD_EXCEPTION(0x0300, DataStorage, UnknownException)
1245 /* Instruction Storage exception. */
1246 STD_EXCEPTION(0x0400, InstStorage, UnknownException)
1248 /* External Interrupt exception. */
1249 STD_EXCEPTION(0x0500, ExtInterrupt, ExtIntException)
1251 /* Alignment exception. */
1253 EXCEPTION_PROLOG(SRR0, SRR1)
1258 addi r3,r1,STACK_FRAME_OVERHEAD
1259 EXC_XFER_TEMPLATE(0x600, Alignment, AlignmentException,
1260 MSR_KERNEL, COPY_EE)
1262 /* Program check exception */
1264 EXCEPTION_PROLOG(SRR0, SRR1)
1265 addi r3,r1,STACK_FRAME_OVERHEAD
1266 EXC_XFER_TEMPLATE(0x700, ProgramCheck, ProgramCheckException,
1267 MSR_KERNEL, COPY_EE)
1269 /* No FPU on MPC85xx. This exception is not supposed to happen.
1271 STD_EXCEPTION(0x0800, FPUnavailable, UnknownException)
1272 STD_EXCEPTION(0x0900, SystemCall, UnknownException)
1273 STD_EXCEPTION(0x0a00, Decrementer, timer_interrupt)
1274 STD_EXCEPTION(0x0b00, IntervalTimer, UnknownException)
1275 STD_EXCEPTION(0x0c00, WatchdogTimer, UnknownException)
1277 STD_EXCEPTION(0x0d00, DataTLBError, UnknownException)
1278 STD_EXCEPTION(0x0e00, InstructionTLBError, UnknownException)
1280 CRIT_EXCEPTION(0x0f00, DebugBreakpoint, DebugException )
1282 .globl _end_of_vectors
1286 . = . + (0x100 - ( . & 0xff )) /* align for debug */
1289 * This code finishes saving the registers to the exception frame
1290 * and jumps to the appropriate handler for the exception.
1291 * Register r21 is pointer into trap frame, r1 has new stack pointer.
1292 * r23 is the address of the handler.
1294 .globl transfer_to_handler
1295 transfer_to_handler:
1303 mtspr SPRG2,r22 /* r1 is now kernel sp */
1305 mtctr r23 /* virtual address of handler */
1310 mfmsr r28 /* Disable interrupts */
1314 SYNC /* Some chip revs need this... */
1329 lwz r2,_NIP(r1) /* Restore environment */
1343 .globl invalidate_icache
1346 ori r0,r0,L1CSR1_ICFI
1351 blr /* entire I cache */
1353 .globl invalidate_dcache
1356 ori r0,r0,L1CSR0_DCFI
1363 .globl icache_enable
1366 bl invalidate_icache
1376 .globl icache_disable
1380 ori r3,r3,L1CSR1_ICE
1386 .globl icache_status
1389 andi. r3,r3,L1CSR1_ICE
1392 .globl dcache_enable
1395 bl invalidate_dcache
1407 .globl dcache_disable
1411 ori r4,r4,L1CSR0_DCE
1417 .globl dcache_status
1420 andi. r3,r3,L1CSR0_DCE
1433 /*------------------------------------------------------------------------------- */
1435 /* Description: Input 8 bits */
1436 /*------------------------------------------------------------------------------- */
1442 /*------------------------------------------------------------------------------- */
1443 /* Function: out8 */
1444 /* Description: Output 8 bits */
1445 /*------------------------------------------------------------------------------- */
1452 /*------------------------------------------------------------------------------- */
1453 /* Function: out16 */
1454 /* Description: Output 16 bits */
1455 /*------------------------------------------------------------------------------- */
1462 /*------------------------------------------------------------------------------- */
1463 /* Function: out16r */
1464 /* Description: Byte reverse and output 16 bits */
1465 /*------------------------------------------------------------------------------- */
1472 /*------------------------------------------------------------------------------- */
1473 /* Function: out32 */
1474 /* Description: Output 32 bits */
1475 /*------------------------------------------------------------------------------- */
1482 /*------------------------------------------------------------------------------- */
1483 /* Function: out32r */
1484 /* Description: Byte reverse and output 32 bits */
1485 /*------------------------------------------------------------------------------- */
1492 /*------------------------------------------------------------------------------- */
1493 /* Function: in16 */
1494 /* Description: Input 16 bits */
1495 /*------------------------------------------------------------------------------- */
1501 /*------------------------------------------------------------------------------- */
1502 /* Function: in16r */
1503 /* Description: Input 16 bits and byte reverse */
1504 /*------------------------------------------------------------------------------- */
1510 /*------------------------------------------------------------------------------- */
1511 /* Function: in32 */
1512 /* Description: Input 32 bits */
1513 /*------------------------------------------------------------------------------- */
1519 /*------------------------------------------------------------------------------- */
1520 /* Function: in32r */
1521 /* Description: Input 32 bits and byte reverse */
1522 /*------------------------------------------------------------------------------- */
1527 #endif /* !MINIMAL_SPL */
1529 /*------------------------------------------------------------------------------*/
1532 * void write_tlb(mas0, mas1, mas2, mas3, mas7)
1540 #ifdef CONFIG_ENABLE_36BIT_PHYS
1544 #ifdef CONFIG_SYS_BOOK3E_HV
1554 * void relocate_code (addr_sp, gd, addr_moni)
1556 * This "function" does not return, instead it continues in RAM
1557 * after relocating the monitor code.
1561 * r5 = length in bytes
1562 * r6 = cachelinesize
1564 .globl relocate_code
1566 mr r1,r3 /* Set new stack pointer */
1567 mr r9,r4 /* Save copy of Init Data pointer */
1568 mr r10,r5 /* Save copy of Destination Address */
1571 #ifndef CONFIG_SPL_SKIP_RELOCATE
1572 mr r3,r5 /* Destination Address */
1573 lis r4,CONFIG_SYS_MONITOR_BASE@h /* Source Address */
1574 ori r4,r4,CONFIG_SYS_MONITOR_BASE@l
1575 lwz r5,GOT(__init_end)
1577 li r6,CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
1582 * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
1588 /* First our own GOT */
1590 /* the the one used by the C code */
1600 beq cr1,4f /* In place copy is not necessary */
1601 beq 7f /* Protect against 0 count */
1620 * Now flush the cache: note that we must start from a cache aligned
1621 * address. Otherwise we might miss one cache line.
1625 beq 7f /* Always flush prefetch queue in any case */
1633 sync /* Wait for all dcbst to complete on bus */
1639 7: sync /* Wait for all icbi to complete on bus */
1643 * We are done. Do not return, instead branch to second part of board
1644 * initialization, now running from RAM.
1647 addi r0,r10,in_ram - _start
1650 * As IVPR is going to point RAM address,
1651 * Make sure IVOR15 has valid opcode to support debugger
1656 * Re-point the IVPR at RAM
1661 blr /* NEVER RETURNS! */
1667 * Relocation Function, r12 point to got2+0x8000
1669 * Adjust got2 pointers, no need to check for 0, this code
1670 * already puts a few entries in the table.
1672 li r0,__got2_entries@sectoff@l
1673 la r3,GOT(_GOT2_TABLE_)
1674 lwz r11,GOT(_GOT2_TABLE_)
1686 * Now adjust the fixups and the pointers to the fixups
1687 * in case we need to move ourselves again.
1689 li r0,__fixup_entries@sectoff@l
1690 lwz r3,GOT(_FIXUP_TABLE_)
1706 * Now clear BSS segment
1708 lwz r3,GOT(__bss_start)
1709 lwz r4,GOT(__bss_end)
1722 mr r3,r9 /* Init Data pointer */
1723 mr r4,r10 /* Destination Address */
1728 * Copy exception vector code to low memory
1731 * r7: source address, r8: end address, r9: target address
1736 bl _GLOBAL_OFFSET_TABLE_-4
1739 /* Update IVORs as per relocation */
1742 lwz r4,CriticalInput@got(r12)
1743 mtspr IVOR0,r4 /* 0: Critical input */
1744 lwz r4,MachineCheck@got(r12)
1745 mtspr IVOR1,r4 /* 1: Machine check */
1746 lwz r4,DataStorage@got(r12)
1747 mtspr IVOR2,r4 /* 2: Data storage */
1748 lwz r4,InstStorage@got(r12)
1749 mtspr IVOR3,r4 /* 3: Instruction storage */
1750 lwz r4,ExtInterrupt@got(r12)
1751 mtspr IVOR4,r4 /* 4: External interrupt */
1752 lwz r4,Alignment@got(r12)
1753 mtspr IVOR5,r4 /* 5: Alignment */
1754 lwz r4,ProgramCheck@got(r12)
1755 mtspr IVOR6,r4 /* 6: Program check */
1756 lwz r4,FPUnavailable@got(r12)
1757 mtspr IVOR7,r4 /* 7: floating point unavailable */
1758 lwz r4,SystemCall@got(r12)
1759 mtspr IVOR8,r4 /* 8: System call */
1760 /* 9: Auxiliary processor unavailable(unsupported) */
1761 lwz r4,Decrementer@got(r12)
1762 mtspr IVOR10,r4 /* 10: Decrementer */
1763 lwz r4,IntervalTimer@got(r12)
1764 mtspr IVOR11,r4 /* 11: Interval timer */
1765 lwz r4,WatchdogTimer@got(r12)
1766 mtspr IVOR12,r4 /* 12: Watchdog timer */
1767 lwz r4,DataTLBError@got(r12)
1768 mtspr IVOR13,r4 /* 13: Data TLB error */
1769 lwz r4,InstructionTLBError@got(r12)
1770 mtspr IVOR14,r4 /* 14: Instruction TLB error */
1771 lwz r4,DebugBreakpoint@got(r12)
1772 mtspr IVOR15,r4 /* 15: Debug */
1777 .globl unlock_ram_in_cache
1778 unlock_ram_in_cache:
1779 /* invalidate the INIT_RAM section */
1780 lis r3,(CONFIG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@h
1781 ori r3,r3,(CONFIG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@l
1784 slwi r4,r4,(10 - 1 - L1_CACHE_SHIFT)
1787 #ifdef CONFIG_E6500 /* lock/unlock L2 cache instead of L1 */
1792 addi r3,r3,CONFIG_SYS_CACHELINE_SIZE
1796 /* Invalidate the TLB entries for the cache */
1797 lis r3,CONFIG_SYS_INIT_RAM_ADDR@h
1798 ori r3,r3,CONFIG_SYS_INIT_RAM_ADDR@l
1811 mfspr r3,SPRN_L1CFG0
1813 rlwinm r5,r3,9,3 /* Extract cache block size */
1814 twlgti r5,1 /* Only 32 and 64 byte cache blocks
1815 * are currently defined.
1818 subfic r6,r5,2 /* r6 = log2(1KiB / cache block size) -
1819 * log2(number of ways)
1821 slw r5,r4,r5 /* r5 = cache block size */
1823 rlwinm r7,r3,0,0xff /* Extract number of KiB in the cache */
1824 mulli r7,r7,13 /* An 8-way cache will require 13
1829 /* save off HID0 and set DCFA */
1831 ori r9,r8,HID0_DCFA@l
1838 1: lwz r3,0(r4) /* Load... */
1846 1: dcbf 0,r4 /* ...and flush. */
1855 #endif /* !MINIMAL_SPL */