2 * Copyright 2008-2012 Freescale Semiconductor, Inc.
3 * Kumar Gala <kumar.gala@freescale.com>
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 #include <asm-offsets.h>
29 #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
31 #include <ppc_asm.tmpl>
34 #include <asm/cache.h>
37 /* To boot secondary cpus, we need a place for them to start up.
38 * Normally, they start at 0xfffffffc, but that's usually the
39 * firmware, and we don't want to have to run the firmware again.
40 * Instead, the primary cpu will set the BPTR to point here to
41 * this page. We then set up the core, and head to
42 * start_secondary. Note that this means that the code below
43 * must never exceed 1023 instructions (the branch at the end
44 * would then be the 1024th).
46 .globl __secondary_start_page
48 __secondary_start_page:
49 /* First do some preliminary setup */
50 lis r3, HID0_EMCP@h /* enable machine check */
52 ori r3,r3,HID0_TBEN@l /* enable Timebase */
54 #ifdef CONFIG_PHYS_64BIT
55 ori r3,r3,HID0_ENMAS7@l /* enable MAS7 updates */
60 li r3,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
63 cmpwi r0,0x50@l /* if we are rev 5.0 or greater set MBDD */
65 /* Set MBDD bit also */
66 ori r3, r3, HID1_MBDD@l
71 #ifdef CONFIG_SYS_FSL_ERRATUM_CPU_A003999
77 #ifdef CONFIG_SYS_FSL_ERRATUM_A004510
80 li r4,CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV
84 #ifdef CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2
85 li r4,CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2
90 /* Not a supported revision affected by erratum */
93 1: /* Erratum says set bits 55:60 to 001001 */
104 /* Enable branch prediction */
105 lis r3,BUCSR_ENABLE@h
106 ori r3,r3,BUCSR_ENABLE@l
114 /* Enable/invalidate the I-Cache */
115 lis r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@h
116 ori r2,r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@l
123 lis r3,(L1CSR1_CPE|L1CSR1_ICE)@h
124 ori r3,r3,(L1CSR1_CPE|L1CSR1_ICE)@l
129 andi. r1,r3,L1CSR1_ICE@l
132 /* Enable/invalidate the D-Cache */
133 lis r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@h
134 ori r2,r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@l
141 lis r3,(L1CSR0_CPE|L1CSR0_DCE)@h
142 ori r3,r3,(L1CSR0_CPE|L1CSR0_DCE)@l
147 andi. r1,r3,L1CSR0_DCE@l
150 #define toreset(x) (x - __secondary_start_page + 0xfffff000)
152 /* get our PIR to figure out our table entry */
153 lis r3,toreset(__spin_table)@h
154 ori r3,r3,toreset(__spin_table)@l
156 /* r10 has the base address for the entry */
158 #if defined(CONFIG_E6500)
160 * PIR definition for E6500
161 * 0-17 Reserved (logic 0s)
162 * 8-19 CHIP_ID, 2’b00 - SoC 1
163 * all others - reserved
164 * 20-24 CLUSTER_ID 5’b00000 - CCM 1
165 * all others - reserved
166 * 25-26 CORE_CLUSTER_ID 2’b00 - cluster 1
170 * 27-28 CORE_ID 2’b00 - core 0
174 * 29-31 THREAD_ID 3’b000 - thread 0
177 rlwinm r4,r0,29,25,31
178 #elif defined(CONFIG_E500MC)
179 rlwinm r4,r0,27,27,31
186 #if defined(CONFIG_E500MC) && defined(CONFIG_SYS_CACHE_STASHING)
187 /* set stash id to (coreID) * 2 + 32 + L1 CT (0) */
196 * core 0 thread 0: pir reset value 0x00, new pir 0
197 * core 0 thread 1: pir reset value 0x01, new pir 1
198 * core 1 thread 0: pir reset value 0x08, new pir 2
199 * core 1 thread 1: pir reset value 0x09, new pir 3
200 * core 2 thread 0: pir reset value 0x10, new pir 4
201 * core 2 thread 1: pir reset value 0x11, new pir 5
204 * Only thread 0 of each core will be running, updating PIR doesn't
205 * need to deal with the thread bits.
207 rlwinm r4,r0,30,24,30
210 mtspr SPRN_PIR,r4 /* write to PIR register */
212 #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
213 defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
215 * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
216 * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
217 * also appleis to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1
220 rlwinm r6,r3,24,~0x800 /* clear E bit */
223 ori r5,r5,SVR_P4080@l
232 #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011
233 lis r3,toreset(enable_cpu_a011_workaround)@ha
234 lwz r3,toreset(enable_cpu_a011_workaround)@l(r3)
239 oris r3,r3,(L1CSR2_DCWS)@h
244 #ifdef CONFIG_BACKSIDE_L2_CACHE
245 /* skip L2 setup on P2040/P2040E as they have no L2 */
247 rlwinm r6,r3,24,~0x800 /* clear E bit of SVR */
250 ori r3,r3,SVR_P2040@l
254 /* Enable/invalidate the L2 cache */
256 lis r2,(L2CSR0_L2FI|L2CSR0_L2LFC)@h
257 ori r2,r2,(L2CSR0_L2FI|L2CSR0_L2LFC)@l
264 #ifdef CONFIG_SYS_CACHE_STASHING
265 /* set stash id to (coreID) * 2 + 32 + L2 (1) */
270 lis r3,CONFIG_SYS_INIT_L2CSR0@h
271 ori r3,r3,CONFIG_SYS_INIT_L2CSR0@l
276 andis. r1,r3,L2CSR0_L2E@h
281 #define EPAPR_MAGIC (0x45504150)
282 #define ENTRY_ADDR_UPPER 0
283 #define ENTRY_ADDR_LOWER 4
284 #define ENTRY_R3_UPPER 8
285 #define ENTRY_R3_LOWER 12
286 #define ENTRY_RESV 16
288 #define ENTRY_R6_UPPER 24
289 #define ENTRY_R6_LOWER 28
290 #define ENTRY_SIZE 32
292 /* setup the entry */
295 stw r4,ENTRY_PIR(r10)
296 stw r3,ENTRY_ADDR_UPPER(r10)
297 stw r8,ENTRY_ADDR_LOWER(r10)
298 stw r3,ENTRY_R3_UPPER(r10)
299 stw r4,ENTRY_R3_LOWER(r10)
300 stw r3,ENTRY_R6_UPPER(r10)
301 stw r3,ENTRY_R6_LOWER(r10)
303 /* load r13 with the address of the 'bootpg' in SDRAM */
304 lis r13,toreset(__bootpg_addr)@h
305 ori r13,r13,toreset(__bootpg_addr)@l
308 /* setup mapping for AS = 1, and jump there */
309 lis r11,(MAS0_TLBSEL(1)|MAS0_ESEL(1))@h
311 lis r11,(MAS1_VALID|MAS1_IPROT)@h
312 ori r11,r11,(MAS1_TS|MAS1_TSIZE(BOOKE_PAGESZ_4K))@l
314 oris r11,r13,(MAS2_I|MAS2_G)@h
315 ori r11,r13,(MAS2_I|MAS2_G)@l
317 oris r11,r13,(MAS3_SX|MAS3_SW|MAS3_SR)@h
318 ori r11,r13,(MAS3_SX|MAS3_SW|MAS3_SR)@l
325 * OR in 0xfff to create a mask of the bootpg SDRAM address. We use
326 * this mask to fixup the cpu spin table and the address that we want
327 * to jump to, eg change them from 0xfffffxxx to 0x7ffffxxx if the
328 * bootpg is at 0x7ffff000 in SDRAM.
336 ori r12,r13,MSR_IS|MSR_DS@l
342 /* spin waiting for addr */
344 lwz r4,ENTRY_ADDR_LOWER(r10)
349 /* setup IVORs to match fixed offsets */
350 #include "fixed_ivor.S"
352 /* get the upper bits of the addr */
353 lwz r11,ENTRY_ADDR_UPPER(r10)
355 /* setup branch addr */
358 /* mark the entry as released */
360 stw r8,ENTRY_ADDR_LOWER(r10)
362 /* mask by ~64M to setup our tlb we will jump to */
365 /* setup r3, r4, r5, r6, r7, r8, r9 */
366 lwz r3,ENTRY_R3_LOWER(r10)
369 lwz r6,ENTRY_R6_LOWER(r10)
370 lis r7,(64*1024*1024)@h
374 /* load up the pir */
375 lwz r0,ENTRY_PIR(r10)
378 stw r0,ENTRY_PIR(r10)
382 * Coming here, we know the cpu has one TLB mapping in TLB1[0]
383 * which maps 0xfffff000-0xffffffff one-to-one. We set up a
384 * second mapping that maps addr 1:1 for 64M, and then we jump to
387 lis r10,(MAS0_TLBSEL(1)|MAS0_ESEL(0))@h
389 lis r10,(MAS1_VALID|MAS1_IPROT)@h
390 ori r10,r10,(MAS1_TSIZE(BOOKE_PAGESZ_64M))@l
392 /* WIMGE = 0b00000 for now */
394 ori r12,r12,(MAS3_SX|MAS3_SW|MAS3_SR)
396 #ifdef CONFIG_ENABLE_36BIT_PHYS
401 /* Now we have another mapping for this page, so we jump to that
408 * Allocate some space for the SDRAM address of the bootpg.
409 * This variable has to be in the boot page so that it can
410 * be accessed by secondary cores when they come out of reset.
416 .align L1_CACHE_SHIFT
419 .space CONFIG_MAX_CPUS*ENTRY_SIZE
422 * This variable is set by cpu_init_r() after parsing hwconfig
423 * to enable workaround for erratum NMG_CPU_A011.
425 .align L1_CACHE_SHIFT
426 .global enable_cpu_a011_workaround
427 enable_cpu_a011_workaround:
430 /* Fill in the empty space. The actual reset vector is
431 * the last word of the page */
432 __secondary_start_code_end:
433 .space 4092 - (__secondary_start_code_end - __secondary_start_page)
434 __secondary_reset_vector:
435 b __secondary_start_page