1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
4 * (C) Copyright 2002, 2003 Motorola Inc.
5 * Xianghua Xiao (X.Xiao@motorola.com)
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
14 #include <clock_legacy.h>
22 #include <fsl_esdhc.h>
23 #include <asm/cache.h>
24 #include <asm/global_data.h>
28 #include <asm/fsl_law.h>
29 #include <asm/fsl_lbc.h>
31 #include <asm/processor.h>
32 #include <fsl_ddr_sdram.h>
34 #include <linux/delay.h>
36 DECLARE_GLOBAL_DATA_PTR;
39 * Default board reset function
46 void board_reset(void) __attribute__((weak, alias("__board_reset")));
55 char buf1[32], buf2[32];
56 #if defined(CONFIG_DYNAMIC_DDR_CLK_FREQ) || \
57 defined(CONFIG_STATIC_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
58 ccsr_gur_t __iomem *gur =
59 (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
63 * Cornet platforms use ddr sync bit in RCW to indicate sync vs async
64 * mode. Previous platform use ddr ratio to do the same. This
65 * information is only for display here.
67 #ifdef CONFIG_FSL_CORENET
68 #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
69 u32 ddr_sync = 0; /* only async mode is supported */
71 u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
72 >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
73 #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
74 #else /* CONFIG_FSL_CORENET */
75 #if defined(CONFIG_DYNAMIC_DDR_CLK_FREQ) || defined(CONFIG_STATIC_DDR_CLK_FREQ)
76 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
77 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
80 #endif /* CONFIG_DYNAMIC_DDR_CLK_FREQ || CONFIG_STATIC_DDR_CLK_FREQ */
81 #endif /* CONFIG_FSL_CORENET */
83 unsigned int i, core, nr_cores = cpu_numcores();
84 u32 mask = cpu_mask();
86 #ifdef CONFIG_HETROGENOUS_CLUSTERS
87 unsigned int j, dsp_core, dsp_numcores = cpu_num_dspcores();
88 u32 dsp_mask = cpu_dsp_mask();
95 #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
96 if (SVR_SOC_VER(svr) == SVR_T4080) {
98 (void __iomem *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
100 setbits_be32(&gur->devdisr2, FSL_CORENET_DEVDISR2_DTSEC1_6 ||
101 FSL_CORENET_DEVDISR2_DTSEC1_9);
102 setbits_be32(&gur->devdisr3, FSL_CORENET_DEVDISR3_PCIE3);
103 setbits_be32(&gur->devdisr5, FSL_CORENET_DEVDISR5_DDR3);
105 /* It needs SW to disable core4~7 as HW design sake on T4080 */
106 for (i = 4; i < 8; i++)
109 /* request core4~7 into PH20 state, prior to entering PCL10
110 * state, all cores in cluster should be placed in PH20 state.
112 setbits_be32(&rcpm->pcph20setr, 0xf0);
114 /* put the 2nd cluster into PCL10 state */
115 setbits_be32(&rcpm->clpcl10setr, 1 << 1);
119 if (cpu_numcores() > 1) {
121 puts("Unicore software on multiprocessor system!!\n"
122 "To enable mutlticore build define CONFIG_MP\n");
124 volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
125 printf("CPU%d: ", pic->whoami);
133 if (IS_E_PROCESSOR(svr))
136 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
140 major = PVR_MAJ(pvr);
141 minor = PVR_MIN(pvr);
145 case PVR_VER_E500_V1:
148 case PVR_VER_E500_V2:
165 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
167 if (nr_cores > CONFIG_MAX_CPUS) {
168 panic("\nUnexpected number of cores: %d, max is %d\n",
169 nr_cores, CONFIG_MAX_CPUS);
172 get_sys_info(&sysinfo);
174 #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
175 if (sysinfo.diff_sysclk == 1)
176 puts("Single Source Clock Configuration\n");
179 puts("Clock Configuration:");
180 for_each_cpu(i, core, nr_cores, mask) {
183 printf("CPU%d:%-4s MHz, ", core,
184 strmhz(buf1, sysinfo.freq_processor[core]));
187 #ifdef CONFIG_HETROGENOUS_CLUSTERS
188 for_each_cpu(j, dsp_core, dsp_numcores, dsp_mask) {
191 printf("DSP CPU%d:%-4s MHz, ", j,
192 strmhz(buf1, sysinfo.freq_processor_dsp[dsp_core]));
196 printf("\n CCB:%-4s MHz,", strmhz(buf1, sysinfo.freq_systembus));
199 #ifdef CONFIG_FSL_CORENET
201 printf(" DDR:%-4s MHz (%s MT/s data rate) "
203 strmhz(buf1, sysinfo.freq_ddrbus/2),
204 strmhz(buf2, sysinfo.freq_ddrbus));
206 printf(" DDR:%-4s MHz (%s MT/s data rate) "
208 strmhz(buf1, sysinfo.freq_ddrbus/2),
209 strmhz(buf2, sysinfo.freq_ddrbus));
214 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
215 strmhz(buf1, sysinfo.freq_ddrbus/2),
216 strmhz(buf2, sysinfo.freq_ddrbus));
219 printf(" DDR:%-4s MHz (%s MT/s data rate) "
221 strmhz(buf1, sysinfo.freq_ddrbus/2),
222 strmhz(buf2, sysinfo.freq_ddrbus));
225 printf(" DDR:%-4s MHz (%s MT/s data rate) "
227 strmhz(buf1, sysinfo.freq_ddrbus/2),
228 strmhz(buf2, sysinfo.freq_ddrbus));
233 #if defined(CONFIG_FSL_LBC)
234 if (sysinfo.freq_localbus > LCRR_CLKDIV) {
235 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
237 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
238 sysinfo.freq_localbus);
242 #if defined(CONFIG_FSL_IFC)
243 printf("IFC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
247 printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freq_qe));
250 #if defined(CONFIG_SYS_CPRI)
252 printf("CPRI:%-4s MHz", strmhz(buf1, sysinfo.freq_cpri));
255 #if defined(CONFIG_SYS_MAPLE)
257 printf("MAPLE:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple));
258 printf("MAPLE-ULB:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple_ulb));
259 printf("MAPLE-eTVPE:%-4s MHz\n",
260 strmhz(buf1, sysinfo.freq_maple_etvpe));
263 #ifdef CONFIG_SYS_DPAA_FMAN
264 for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
265 printf(" FMAN%d: %s MHz\n", i + 1,
266 strmhz(buf1, sysinfo.freq_fman[i]));
270 #ifdef CONFIG_SYS_DPAA_QBMAN
271 printf(" QMAN: %s MHz\n", strmhz(buf1, sysinfo.freq_qman));
274 #ifdef CONFIG_SYS_DPAA_PME
275 printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freq_pme));
278 puts("L1: D-cache 32 KiB enabled\n I-cache 32 KiB enabled\n");
280 #ifdef CONFIG_FSL_CORENET
281 /* Display the RCW, so that no one gets confused as to what RCW
282 * we're actually using for this boot.
284 puts("Reset Configuration Word (RCW):");
285 for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) {
286 u32 rcw = in_be32(&gur->rcwsr[i]);
289 printf("\n %08x:", i * 4);
290 printf(" %08x", rcw);
299 /* ------------------------------------------------------------------------- */
301 int do_reset(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[])
303 /* Everything after the first generation of PQ3 parts has RSTCR */
304 #if defined(CONFIG_ARCH_MPC8540) || defined(CONFIG_ARCH_MPC8560)
305 unsigned long val, msr;
308 * Initiate hard reset in debug control register DBCR0
309 * Make sure MSR[DE] = 1. This only resets the core.
319 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
321 /* Attempt board-specific reset */
324 /* Next try asserting HRESET_REQ */
325 out_be32(&gur->rstcr, 0x2);
334 * Get timebase clock frequency
336 #ifndef CONFIG_SYS_FSL_TBCLK_DIV
337 #define CONFIG_SYS_FSL_TBCLK_DIV 8
339 __weak unsigned long get_tbclk(void)
341 unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
343 return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
347 #if defined(CONFIG_WATCHDOG)
348 #define WATCHDOG_MASK (TCR_WP(63) | TCR_WRC(3) | TCR_WIE)
350 init_85xx_watchdog(void)
352 mtspr(SPRN_TCR, (mfspr(SPRN_TCR) & ~WATCHDOG_MASK) |
353 TCR_WP(CONFIG_WATCHDOG_PRESC) | TCR_WRC(CONFIG_WATCHDOG_RC));
357 reset_85xx_watchdog(void)
360 * Clear TSR(WIS) bit by writing 1
362 mtspr(SPRN_TSR, TSR_WIS);
368 int re_enable = disable_interrupts();
370 reset_85xx_watchdog();
374 #endif /* CONFIG_WATCHDOG */
377 * Initializes on-chip MMC controllers.
378 * to override, implement board_mmc_init()
380 int cpu_mmc_init(struct bd_info *bis)
382 #ifdef CONFIG_FSL_ESDHC
383 return fsl_esdhc_mmc_init(bis);
390 * Print out the state of various machine registers.
391 * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
392 * parameters for IFC and TLBs
394 void print_reginfo(void)
397 #ifdef CONFIG_FSL_LAW
400 #if defined(CONFIG_FSL_LBC)
403 #ifdef CONFIG_FSL_IFC
409 /* Common ddr init for non-corenet fsl 85xx platforms */
410 #ifndef CONFIG_FSL_CORENET
411 #if (defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)) && \
412 !defined(CONFIG_SYS_INIT_L2_ADDR)
415 #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD) || \
416 defined(CONFIG_ARCH_QEMU_E500)
417 gd->ram_size = fsl_ddr_sdram_size();
419 gd->ram_size = (phys_size_t)CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
424 #else /* CONFIG_SYS_RAMBOOT */
427 phys_size_t dram_size = 0;
429 #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
431 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
436 * Work around to stabilize DDR DLL
438 out_be32(&gur->ddrdllcr, 0x81000000);
439 asm("sync;isync;msync");
441 while (in_be32(&gur->ddrdllcr) != 0x81000100) {
442 setbits_be32(&gur->devdisr, 0x00010000);
443 for (i = 0; i < x; i++)
445 clrbits_be32(&gur->devdisr, 0x00010000);
451 #if defined(CONFIG_SPD_EEPROM) || \
452 defined(CONFIG_DDR_SPD) || \
453 defined(CONFIG_SYS_DDR_RAW_TIMING)
454 dram_size = fsl_ddr_sdram();
456 dram_size = fixed_sdram();
458 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
459 dram_size *= 0x100000;
461 #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
463 * Initialize and enable DDR ECC.
465 ddr_enable_ecc(dram_size);
468 #if defined(CONFIG_FSL_LBC)
469 /* Some boards also have sdram on the lbc */
474 gd->ram_size = dram_size;
478 #endif /* CONFIG_SYS_RAMBOOT */
481 #if CONFIG_POST & CONFIG_SYS_POST_MEMORY
483 /* Board-specific functions defined in each board's ddr.c */
484 void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
485 unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl);
486 void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
489 setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
491 void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
493 static void dump_spd_ddr_reg(void)
498 struct ccsr_ddr __iomem *ddr[CONFIG_SYS_NUM_DDR_CTLRS];
500 spd[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR];
502 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++)
503 fsl_ddr_get_spd(spd[i], i, CONFIG_DIMM_SLOTS_PER_CTLR);
505 puts("SPD data of all dimms (zero value is omitted)...\n");
508 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
509 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
510 printf("Dimm%d ", k++);
513 for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
515 printf("%3d (0x%02x) ", k, k);
516 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
517 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
518 p_8 = (u8 *) &spd[i][j];
520 printf("0x%02x ", p_8[k]);
532 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
535 ddr[i] = (void *)CONFIG_SYS_FSL_DDR_ADDR;
537 #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
539 ddr[i] = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
542 #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
544 ddr[i] = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
547 #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
549 ddr[i] = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
553 printf("%s unexpected controller number = %u\n",
558 printf("DDR registers dump for all controllers "
559 "(zero value is omitted)...\n");
560 puts("Offset (hex) ");
561 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++)
562 printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
564 for (k = 0; k < sizeof(struct ccsr_ddr)/4; k++) {
566 printf("%6d (0x%04x)", k * 4, k * 4);
567 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
568 p_32 = (u32 *) ddr[i];
570 printf(" 0x%08x", p_32[k]);
583 /* invalid the TLBs for DDR and setup new ones to cover p_addr */
584 static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
586 u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
588 u32 tsize, valid, ptr;
591 clear_ddr_tlbs_phys(p_addr, size>>20);
593 /* Setup new tlb to cover the physical address */
594 setup_ddr_tlbs_phys(p_addr, size>>20);
597 ddr_esel = find_tlb_idx((void *)ptr, 1);
598 if (ddr_esel != -1) {
599 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
601 printf("TLB error in function %s\n", __func__);
609 * slide the testing window up to test another area
610 * for 32_bit system, the maximum testable memory is limited to
611 * CONFIG_MAX_MEM_MAPPED
613 int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
615 phys_addr_t test_cap, p_addr;
616 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
618 #if !defined(CONFIG_PHYS_64BIT) || \
619 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
620 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
623 test_cap = gd->ram_size;
625 p_addr = (*vstart) + (*size) + (*phys_offset);
626 if (p_addr < test_cap - 1) {
627 p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
628 if (reset_tlb(p_addr, p_size, phys_offset) == -1)
630 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
631 *size = (u32) p_size;
632 printf("Testing 0x%08llx - 0x%08llx\n",
633 (u64)(*vstart) + (*phys_offset),
634 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
641 /* initialization for testing area */
642 int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
644 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
646 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
647 *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
650 #if !defined(CONFIG_PHYS_64BIT) || \
651 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
652 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
653 if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
654 puts("Cannot test more than ");
655 print_size(CONFIG_MAX_MEM_MAPPED,
656 " without proper 36BIT support.\n");
659 printf("Testing 0x%08llx - 0x%08llx\n",
660 (u64)(*vstart) + (*phys_offset),
661 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
666 /* invalid TLBs for DDR and remap as normal after testing */
667 int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
670 u32 tsize, valid, ptr;
674 /* disable the TLBs for this testing */
677 while (ptr < (*vstart) + (*size)) {
678 ddr_esel = find_tlb_idx((void *)ptr, 1);
679 if (ddr_esel != -1) {
680 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
681 disable_tlb(ddr_esel);
683 ptr += TSIZE_TO_BYTES(tsize);
687 setup_ddr_tlbs(gd->ram_size>>20);
693 void arch_memory_failure_handle(void)