1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
4 * (C) Copyright 2002, 2003 Motorola Inc.
5 * Xianghua Xiao (X.Xiao@motorola.com)
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
14 #include <clock_legacy.h>
15 #include <display_options.h>
23 #include <fsl_esdhc.h>
24 #include <asm/cache.h>
25 #include <asm/global_data.h>
29 #include <asm/fsl_law.h>
30 #include <asm/fsl_lbc.h>
32 #include <asm/processor.h>
33 #include <fsl_ddr_sdram.h>
35 #include <linux/delay.h>
37 DECLARE_GLOBAL_DATA_PTR;
40 * Default board reset function
47 void board_reset_prepare(void) __attribute__((weak, alias("__board_reset")));
48 void board_reset(void) __attribute__((weak, alias("__board_reset")));
49 void board_reset_last(void) __attribute__((weak, alias("__board_reset")));
58 char buf1[32], buf2[32];
59 #if defined(CONFIG_DYNAMIC_DDR_CLK_FREQ) || \
60 defined(CONFIG_STATIC_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
61 ccsr_gur_t __iomem *gur =
62 (void __iomem *)(CFG_SYS_MPC85xx_GUTS_ADDR);
66 * Cornet platforms use ddr sync bit in RCW to indicate sync vs async
67 * mode. Previous platform use ddr ratio to do the same. This
68 * information is only for display here.
70 #ifdef CONFIG_FSL_CORENET
71 #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
72 u32 ddr_sync = 0; /* only async mode is supported */
74 u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
75 >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
76 #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
77 #else /* CONFIG_FSL_CORENET */
78 #if defined(CONFIG_DYNAMIC_DDR_CLK_FREQ) || defined(CONFIG_STATIC_DDR_CLK_FREQ)
79 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
80 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
83 #endif /* CONFIG_DYNAMIC_DDR_CLK_FREQ || CONFIG_STATIC_DDR_CLK_FREQ */
84 #endif /* CONFIG_FSL_CORENET */
86 unsigned int i, core, nr_cores = cpu_numcores();
87 u32 mask = cpu_mask();
89 #ifdef CONFIG_HETROGENOUS_CLUSTERS
90 unsigned int j, dsp_core, dsp_numcores = cpu_num_dspcores();
91 u32 dsp_mask = cpu_dsp_mask();
98 #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
99 if (SVR_SOC_VER(svr) == SVR_T4080) {
101 (void __iomem *)(CFG_SYS_FSL_CORENET_RCPM_ADDR);
103 setbits_be32(&gur->devdisr2, FSL_CORENET_DEVDISR2_DTSEC1_6 ||
104 FSL_CORENET_DEVDISR2_DTSEC1_9);
105 setbits_be32(&gur->devdisr3, FSL_CORENET_DEVDISR3_PCIE3);
106 setbits_be32(&gur->devdisr5, FSL_CORENET_DEVDISR5_DDR3);
108 /* It needs SW to disable core4~7 as HW design sake on T4080 */
109 for (i = 4; i < 8; i++)
112 /* request core4~7 into PH20 state, prior to entering PCL10
113 * state, all cores in cluster should be placed in PH20 state.
115 setbits_be32(&rcpm->pcph20setr, 0xf0);
117 /* put the 2nd cluster into PCL10 state */
118 setbits_be32(&rcpm->clpcl10setr, 1 << 1);
122 if (cpu_numcores() > 1) {
124 puts("Unicore software on multiprocessor system!!\n"
125 "To enable mutlticore build define CONFIG_MP\n");
127 volatile ccsr_pic_t *pic = (void *)(CFG_SYS_MPC8xxx_PIC_ADDR);
128 printf("CPU%d: ", pic->whoami);
136 if (IS_E_PROCESSOR(svr))
139 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
143 major = PVR_MAJ(pvr);
144 minor = PVR_MIN(pvr);
148 case PVR_VER_E500_V1:
151 case PVR_VER_E500_V2:
168 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
170 if (nr_cores > CONFIG_MAX_CPUS) {
171 panic("\nUnexpected number of cores: %d, max is %d\n",
172 nr_cores, CONFIG_MAX_CPUS);
175 get_sys_info(&sysinfo);
177 #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
178 if (sysinfo.diff_sysclk == 1)
179 puts("Single Source Clock Configuration\n");
182 puts("Clock Configuration:");
183 for_each_cpu(i, core, nr_cores, mask) {
186 printf("CPU%d:%-4s MHz, ", core,
187 strmhz(buf1, sysinfo.freq_processor[core]));
190 #ifdef CONFIG_HETROGENOUS_CLUSTERS
191 for_each_cpu(j, dsp_core, dsp_numcores, dsp_mask) {
194 printf("DSP CPU%d:%-4s MHz, ", j,
195 strmhz(buf1, sysinfo.freq_processor_dsp[dsp_core]));
199 printf("\n CCB:%-4s MHz,", strmhz(buf1, sysinfo.freq_systembus));
202 #ifdef CONFIG_FSL_CORENET
204 printf(" DDR:%-4s MHz (%s MT/s data rate) "
206 strmhz(buf1, sysinfo.freq_ddrbus/2),
207 strmhz(buf2, sysinfo.freq_ddrbus));
209 printf(" DDR:%-4s MHz (%s MT/s data rate) "
211 strmhz(buf1, sysinfo.freq_ddrbus/2),
212 strmhz(buf2, sysinfo.freq_ddrbus));
217 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
218 strmhz(buf1, sysinfo.freq_ddrbus/2),
219 strmhz(buf2, sysinfo.freq_ddrbus));
222 printf(" DDR:%-4s MHz (%s MT/s data rate) "
224 strmhz(buf1, sysinfo.freq_ddrbus/2),
225 strmhz(buf2, sysinfo.freq_ddrbus));
228 printf(" DDR:%-4s MHz (%s MT/s data rate) "
230 strmhz(buf1, sysinfo.freq_ddrbus/2),
231 strmhz(buf2, sysinfo.freq_ddrbus));
236 #if defined(CONFIG_FSL_LBC)
237 if (sysinfo.freq_localbus > LCRR_CLKDIV) {
238 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
240 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
241 sysinfo.freq_localbus);
245 #if defined(CONFIG_FSL_IFC)
246 printf("IFC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
250 printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freq_qe));
253 #if defined(CONFIG_SYS_CPRI)
255 printf("CPRI:%-4s MHz", strmhz(buf1, sysinfo.freq_cpri));
258 #if defined(CONFIG_SYS_MAPLE)
260 printf("MAPLE:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple));
261 printf("MAPLE-ULB:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple_ulb));
262 printf("MAPLE-eTVPE:%-4s MHz\n",
263 strmhz(buf1, sysinfo.freq_maple_etvpe));
266 #ifdef CONFIG_SYS_DPAA_FMAN
267 for (i = 0; i < CFG_SYS_NUM_FMAN; i++) {
268 printf(" FMAN%d: %s MHz\n", i + 1,
269 strmhz(buf1, sysinfo.freq_fman[i]));
273 #ifdef CONFIG_SYS_DPAA_QBMAN
274 printf(" QMAN: %s MHz\n", strmhz(buf1, sysinfo.freq_qman));
277 #ifdef CONFIG_SYS_DPAA_PME
278 printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freq_pme));
281 puts("L1: D-cache 32 KiB enabled\n I-cache 32 KiB enabled\n");
283 #ifdef CONFIG_FSL_CORENET
284 /* Display the RCW, so that no one gets confused as to what RCW
285 * we're actually using for this boot.
287 puts("Reset Configuration Word (RCW):");
288 for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) {
289 u32 rcw = in_be32(&gur->rcwsr[i]);
292 printf("\n %08x:", i * 4);
293 printf(" %08x", rcw);
302 /* ------------------------------------------------------------------------- */
304 int do_reset(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[])
306 /* Everything after the first generation of PQ3 parts has RSTCR */
307 #if defined(CONFIG_ARCH_MPC8540) || defined(CONFIG_ARCH_MPC8560)
308 unsigned long val, msr;
311 * Initiate hard reset in debug control register DBCR0
312 * Make sure MSR[DE] = 1. This only resets the core.
322 volatile ccsr_gur_t *gur = (void *)(CFG_SYS_MPC85xx_GUTS_ADDR);
324 /* Call board-specific preparation for reset */
325 board_reset_prepare();
327 /* Attempt board-specific reset */
330 /* Next try asserting HRESET_REQ */
331 out_be32(&gur->rstcr, 0x2);
334 /* Attempt last-stage board-specific reset */
343 * Get timebase clock frequency
345 __weak unsigned long get_tbclk(void)
347 unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
349 return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
354 #if defined(CONFIG_WATCHDOG)
355 #define WATCHDOG_MASK (TCR_WP(63) | TCR_WRC(3) | TCR_WIE)
357 init_85xx_watchdog(void)
359 mtspr(SPRN_TCR, (mfspr(SPRN_TCR) & ~WATCHDOG_MASK) |
360 TCR_WP(CFG_WATCHDOG_PRESC) | TCR_WRC(CFG_WATCHDOG_RC));
364 reset_85xx_watchdog(void)
367 * Clear TSR(WIS) bit by writing 1
369 mtspr(SPRN_TSR, TSR_WIS);
375 int re_enable = disable_interrupts();
377 reset_85xx_watchdog();
381 #endif /* CONFIG_WATCHDOG */
385 * Initializes on-chip MMC controllers.
386 * to override, implement board_mmc_init()
388 int cpu_mmc_init(struct bd_info *bis)
390 #ifdef CONFIG_FSL_ESDHC
391 return fsl_esdhc_mmc_init(bis);
398 * Print out the state of various machine registers.
399 * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
400 * parameters for IFC and TLBs
402 void print_reginfo(void)
405 #ifdef CONFIG_FSL_LAW
408 #if defined(CONFIG_FSL_LBC)
411 #ifdef CONFIG_FSL_IFC
417 /* Common ddr init for non-corenet fsl 85xx platforms */
418 #ifndef CONFIG_FSL_CORENET
419 #if (defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)) && \
420 !defined(CFG_SYS_INIT_L2_ADDR)
423 #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD) || \
424 defined(CONFIG_ARCH_QEMU_E500)
425 gd->ram_size = fsl_ddr_sdram_size();
427 gd->ram_size = (phys_size_t)CFG_SYS_SDRAM_SIZE * 1024 * 1024;
432 #else /* CONFIG_SYS_RAMBOOT */
435 phys_size_t dram_size = 0;
437 #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
439 ccsr_gur_t *gur = (void *)(CFG_SYS_MPC85xx_GUTS_ADDR);
444 * Work around to stabilize DDR DLL
446 out_be32(&gur->ddrdllcr, 0x81000000);
447 asm("sync;isync;msync");
449 while (in_be32(&gur->ddrdllcr) != 0x81000100) {
450 setbits_be32(&gur->devdisr, 0x00010000);
451 for (i = 0; i < x; i++)
453 clrbits_be32(&gur->devdisr, 0x00010000);
459 #if defined(CONFIG_SPD_EEPROM) || \
460 defined(CONFIG_DDR_SPD) || \
461 defined(CONFIG_SYS_DDR_RAW_TIMING)
462 dram_size = fsl_ddr_sdram();
464 dram_size = fixed_sdram();
466 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
467 dram_size *= 0x100000;
469 #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
471 * Initialize and enable DDR ECC.
473 ddr_enable_ecc(dram_size);
476 #if defined(CONFIG_FSL_LBC)
477 /* Some boards also have sdram on the lbc */
482 gd->ram_size = dram_size;
486 #endif /* CONFIG_SYS_RAMBOOT */
489 #if CFG_POST & CFG_SYS_POST_MEMORY
491 /* Board-specific functions defined in each board's ddr.c */
492 void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
493 unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl);
494 void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
497 setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
499 void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
501 static void dump_spd_ddr_reg(void)
506 struct ccsr_ddr __iomem *ddr[CONFIG_SYS_NUM_DDR_CTLRS];
508 spd[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR];
510 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++)
511 fsl_ddr_get_spd(spd[i], i, CONFIG_DIMM_SLOTS_PER_CTLR);
513 puts("SPD data of all dimms (zero value is omitted)...\n");
516 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
517 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
518 printf("Dimm%d ", k++);
521 for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
523 printf("%3d (0x%02x) ", k, k);
524 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
525 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
526 p_8 = (u8 *) &spd[i][j];
528 printf("0x%02x ", p_8[k]);
540 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
543 ddr[i] = (void *)CFG_SYS_FSL_DDR_ADDR;
545 #if defined(CFG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
547 ddr[i] = (void *)CFG_SYS_FSL_DDR2_ADDR;
550 #if defined(CFG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
552 ddr[i] = (void *)CFG_SYS_FSL_DDR3_ADDR;
555 #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
557 ddr[i] = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
561 printf("%s unexpected controller number = %u\n",
566 printf("DDR registers dump for all controllers "
567 "(zero value is omitted)...\n");
568 puts("Offset (hex) ");
569 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++)
570 printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
572 for (k = 0; k < sizeof(struct ccsr_ddr)/4; k++) {
574 printf("%6d (0x%04x)", k * 4, k * 4);
575 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
576 p_32 = (u32 *) ddr[i];
578 printf(" 0x%08x", p_32[k]);
591 /* invalid the TLBs for DDR and setup new ones to cover p_addr */
592 static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
594 u32 vstart = CFG_SYS_DDR_SDRAM_BASE;
596 u32 tsize, valid, ptr;
599 clear_ddr_tlbs_phys(p_addr, size>>20);
601 /* Setup new tlb to cover the physical address */
602 setup_ddr_tlbs_phys(p_addr, size>>20);
605 ddr_esel = find_tlb_idx((void *)ptr, 1);
606 if (ddr_esel != -1) {
607 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
609 printf("TLB error in function %s\n", __func__);
617 * slide the testing window up to test another area
618 * for 32_bit system, the maximum testable memory is limited to
621 int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
623 phys_addr_t test_cap, p_addr;
624 phys_size_t p_size = min(gd->ram_size, CFG_MAX_MEM_MAPPED);
626 #if !defined(CONFIG_PHYS_64BIT) || \
627 !defined(CFG_SYS_INIT_RAM_ADDR_PHYS) || \
628 (CFG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
631 test_cap = gd->ram_size;
633 p_addr = (*vstart) + (*size) + (*phys_offset);
634 if (p_addr < test_cap - 1) {
635 p_size = min(test_cap - p_addr, CFG_MAX_MEM_MAPPED);
636 if (reset_tlb(p_addr, p_size, phys_offset) == -1)
638 *vstart = CFG_SYS_DDR_SDRAM_BASE;
639 *size = (u32) p_size;
640 printf("Testing 0x%08llx - 0x%08llx\n",
641 (u64)(*vstart) + (*phys_offset),
642 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
649 /* initialization for testing area */
650 int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
652 phys_size_t p_size = min(gd->ram_size, CFG_MAX_MEM_MAPPED);
654 *vstart = CFG_SYS_DDR_SDRAM_BASE;
655 *size = (u32) p_size; /* CFG_MAX_MEM_MAPPED < 4G */
658 #if !defined(CONFIG_PHYS_64BIT) || \
659 !defined(CFG_SYS_INIT_RAM_ADDR_PHYS) || \
660 (CFG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
661 if (gd->ram_size > CFG_MAX_MEM_MAPPED) {
662 puts("Cannot test more than ");
663 print_size(CFG_MAX_MEM_MAPPED,
664 " without proper 36BIT support.\n");
667 printf("Testing 0x%08llx - 0x%08llx\n",
668 (u64)(*vstart) + (*phys_offset),
669 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
674 /* invalid TLBs for DDR and remap as normal after testing */
675 int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
678 u32 tsize, valid, ptr;
682 /* disable the TLBs for this testing */
685 while (ptr < (*vstart) + (*size)) {
686 ddr_esel = find_tlb_idx((void *)ptr, 1);
687 if (ddr_esel != -1) {
688 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
689 disable_tlb(ddr_esel);
691 ptr += TSIZE_TO_BYTES(tsize);
695 setup_ddr_tlbs(gd->ram_size>>20);
701 void arch_memory_failure_handle(void)