2 * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
3 * (C) Copyright 2002, 2003 Motorola Inc.
4 * Xianghua Xiao (X.Xiao@motorola.com)
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 * See file CREDITS for list of people who contributed to this
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
32 #include <fsl_esdhc.h>
33 #include <asm/cache.h>
36 #include <asm/fsl_ifc.h>
37 #include <asm/fsl_law.h>
38 #include <asm/fsl_lbc.h>
40 #include <asm/processor.h>
41 #include <asm/fsl_ddr_sdram.h>
43 DECLARE_GLOBAL_DATA_PTR;
52 char buf1[32], buf2[32];
53 #if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
54 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
55 #endif /* CONFIG_FSL_CORENET */
56 #ifdef CONFIG_DDR_CLK_FREQ
57 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
58 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
60 #ifdef CONFIG_FSL_CORENET
61 u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
62 >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
65 #endif /* CONFIG_FSL_CORENET */
66 #endif /* CONFIG_DDR_CLK_FREQ */
72 major &= 0x7; /* the msb of this nibble is a mfg code */
76 if (cpu_numcores() > 1) {
78 puts("Unicore software on multiprocessor system!!\n"
79 "To enable mutlticore build define CONFIG_MP\n");
81 volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
82 printf("CPU%d: ", pic->whoami);
90 if (IS_E_PROCESSOR(svr))
93 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
102 case PVR_VER_E500_V1:
103 case PVR_VER_E500_V2:
117 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
119 get_sys_info(&sysinfo);
121 puts("Clock Configuration:");
122 for (i = 0; i < cpu_numcores(); i++) {
125 printf("CPU%d:%-4s MHz, ",
126 i,strmhz(buf1, sysinfo.freqProcessor[i]));
128 printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
130 #ifdef CONFIG_FSL_CORENET
132 printf(" DDR:%-4s MHz (%s MT/s data rate) "
134 strmhz(buf1, sysinfo.freqDDRBus/2),
135 strmhz(buf2, sysinfo.freqDDRBus));
137 printf(" DDR:%-4s MHz (%s MT/s data rate) "
139 strmhz(buf1, sysinfo.freqDDRBus/2),
140 strmhz(buf2, sysinfo.freqDDRBus));
145 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
146 strmhz(buf1, sysinfo.freqDDRBus/2),
147 strmhz(buf2, sysinfo.freqDDRBus));
150 printf(" DDR:%-4s MHz (%s MT/s data rate) "
152 strmhz(buf1, sysinfo.freqDDRBus/2),
153 strmhz(buf2, sysinfo.freqDDRBus));
156 printf(" DDR:%-4s MHz (%s MT/s data rate) "
158 strmhz(buf1, sysinfo.freqDDRBus/2),
159 strmhz(buf2, sysinfo.freqDDRBus));
164 #if defined(CONFIG_FSL_LBC)
165 if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
166 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
168 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
169 sysinfo.freqLocalBus);
174 printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
178 printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
181 #ifdef CONFIG_SYS_DPAA_FMAN
182 for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
183 printf(" FMAN%d: %s MHz\n", i + 1,
184 strmhz(buf1, sysinfo.freqFMan[i]));
188 #ifdef CONFIG_SYS_DPAA_PME
189 printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freqPME));
192 puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
198 /* ------------------------------------------------------------------------- */
200 int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
202 /* Everything after the first generation of PQ3 parts has RSTCR */
203 #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
204 defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
205 unsigned long val, msr;
208 * Initiate hard reset in debug control register DBCR0
209 * Make sure MSR[DE] = 1. This only resets the core.
219 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
220 out_be32(&gur->rstcr, 0x2); /* HRESET_REQ */
229 * Get timebase clock frequency
231 #ifndef CONFIG_SYS_FSL_TBCLK_DIV
232 #define CONFIG_SYS_FSL_TBCLK_DIV 8
234 unsigned long get_tbclk (void)
236 unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
238 return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
242 #if defined(CONFIG_WATCHDOG)
246 int re_enable = disable_interrupts();
247 reset_85xx_watchdog();
248 if (re_enable) enable_interrupts();
252 reset_85xx_watchdog(void)
255 * Clear TSR(WIS) bit by writing 1
258 val = mfspr(SPRN_TSR);
260 mtspr(SPRN_TSR, val);
262 #endif /* CONFIG_WATCHDOG */
265 * Initializes on-chip MMC controllers.
266 * to override, implement board_mmc_init()
268 int cpu_mmc_init(bd_t *bis)
270 #ifdef CONFIG_FSL_ESDHC
271 return fsl_esdhc_mmc_init(bis);
278 * Print out the state of various machine registers.
279 * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
280 * parameters for IFC and TLBs
282 void mpc85xx_reginfo(void)
286 #if defined(CONFIG_FSL_LBC)
289 #ifdef CONFIG_FSL_IFC
295 /* Common ddr init for non-corenet fsl 85xx platforms */
296 #ifndef CONFIG_FSL_CORENET
297 #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_SYS_INIT_L2_ADDR)
298 phys_size_t initdram(int board_type)
300 #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD)
301 return fsl_ddr_sdram_size();
303 return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
306 #else /* CONFIG_SYS_RAMBOOT */
307 phys_size_t initdram(int board_type)
309 phys_size_t dram_size = 0;
311 #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
313 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
318 * Work around to stabilize DDR DLL
320 out_be32(&gur->ddrdllcr, 0x81000000);
321 asm("sync;isync;msync");
323 while (in_be32(&gur->ddrdllcr) != 0x81000100) {
324 setbits_be32(&gur->devdisr, 0x00010000);
325 for (i = 0; i < x; i++)
327 clrbits_be32(&gur->devdisr, 0x00010000);
333 #if defined(CONFIG_SPD_EEPROM) || \
334 defined(CONFIG_DDR_SPD) || \
335 defined(CONFIG_SYS_DDR_RAW_TIMING)
336 dram_size = fsl_ddr_sdram();
338 dram_size = fixed_sdram();
340 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
341 dram_size *= 0x100000;
343 #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
345 * Initialize and enable DDR ECC.
347 ddr_enable_ecc(dram_size);
350 #if defined(CONFIG_FSL_LBC)
351 /* Some boards also have sdram on the lbc */
358 #endif /* CONFIG_SYS_RAMBOOT */
361 #if CONFIG_POST & CONFIG_SYS_POST_MEMORY
363 /* Board-specific functions defined in each board's ddr.c */
364 void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
365 unsigned int ctrl_num);
366 void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
369 setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
371 void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
373 static void dump_spd_ddr_reg(void)
378 ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS];
380 spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
382 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
383 fsl_ddr_get_spd(spd[i], i);
385 puts("SPD data of all dimms (zero vaule is omitted)...\n");
388 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
389 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
390 printf("Dimm%d ", k++);
393 for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
395 printf("%3d (0x%02x) ", k, k);
396 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
397 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
398 p_8 = (u8 *) &spd[i][j];
400 printf("0x%02x ", p_8[k]);
412 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
415 ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
417 #ifdef CONFIG_SYS_MPC85xx_DDR2_ADDR
419 ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
423 printf("%s unexpected controller number = %u\n",
428 printf("DDR registers dump for all controllers "
429 "(zero vaule is omitted)...\n");
430 puts("Offset (hex) ");
431 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
432 printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
434 for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) {
436 printf("%6d (0x%04x)", k * 4, k * 4);
437 for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
438 p_32 = (u32 *) ddr[i];
440 printf(" 0x%08x", p_32[k]);
453 /* invalid the TLBs for DDR and setup new ones to cover p_addr */
454 static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
456 u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
458 u32 tsize, valid, ptr;
461 clear_ddr_tlbs_phys(p_addr, size>>20);
463 /* Setup new tlb to cover the physical address */
464 setup_ddr_tlbs_phys(p_addr, size>>20);
467 ddr_esel = find_tlb_idx((void *)ptr, 1);
468 if (ddr_esel != -1) {
469 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
471 printf("TLB error in function %s\n", __func__);
479 * slide the testing window up to test another area
480 * for 32_bit system, the maximum testable memory is limited to
481 * CONFIG_MAX_MEM_MAPPED
483 int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
485 phys_addr_t test_cap, p_addr;
486 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
488 #if !defined(CONFIG_PHYS_64BIT) || \
489 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
490 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
493 test_cap = gd->ram_size;
495 p_addr = (*vstart) + (*size) + (*phys_offset);
496 if (p_addr < test_cap - 1) {
497 p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
498 if (reset_tlb(p_addr, p_size, phys_offset) == -1)
500 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
501 *size = (u32) p_size;
502 printf("Testing 0x%08llx - 0x%08llx\n",
503 (u64)(*vstart) + (*phys_offset),
504 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
511 /* initialization for testing area */
512 int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
514 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
516 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
517 *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
520 #if !defined(CONFIG_PHYS_64BIT) || \
521 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
522 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
523 if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
524 puts("Cannot test more than ");
525 print_size(CONFIG_MAX_MEM_MAPPED,
526 " without proper 36BIT support.\n");
529 printf("Testing 0x%08llx - 0x%08llx\n",
530 (u64)(*vstart) + (*phys_offset),
531 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
536 /* invalid TLBs for DDR and remap as normal after testing */
537 int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
540 u32 tsize, valid, ptr;
544 /* disable the TLBs for this testing */
547 while (ptr < (*vstart) + (*size)) {
548 ddr_esel = find_tlb_idx((void *)ptr, 1);
549 if (ddr_esel != -1) {
550 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
551 disable_tlb(ddr_esel);
553 ptr += TSIZE_TO_BYTES(tsize);
557 setup_ddr_tlbs(gd->ram_size>>20);
563 void arch_memory_failure_handle(void)