8 bool "Enable the 'errata' command"
12 This enables the 'errata' command which displays a list of errata
13 work-arounds which are enabled for the current board.
16 prompt "Target select"
20 bool "Support sbc8548"
23 config TARGET_SOCRATES
24 bool "Support socrates"
27 config TARGET_B4420QDS
28 bool "Support B4420QDS"
33 config TARGET_B4860QDS
34 bool "Support B4860QDS"
36 select BOARD_LATE_INIT if CHAIN_OF_TRUST
40 config TARGET_BSC9131RDB
41 bool "Support BSC9131RDB"
44 select BOARD_EARLY_INIT_F
46 config TARGET_BSC9132QDS
47 bool "Support BSC9132QDS"
49 select BOARD_LATE_INIT if CHAIN_OF_TRUST
51 select BOARD_EARLY_INIT_F
53 config TARGET_C29XPCIE
54 bool "Support C29XPCIE"
56 select BOARD_LATE_INIT if CHAIN_OF_TRUST
62 bool "Support P3041DS"
65 select BOARD_LATE_INIT if CHAIN_OF_TRUST
69 bool "Support P4080DS"
72 select BOARD_LATE_INIT if CHAIN_OF_TRUST
76 bool "Support P5020DS"
79 select BOARD_LATE_INIT if CHAIN_OF_TRUST
83 bool "Support P5040DS"
86 select BOARD_LATE_INIT if CHAIN_OF_TRUST
89 config TARGET_MPC8536DS
90 bool "Support MPC8536DS"
92 # Use DDR3 controller with DDR2 DIMMs on this board
93 select SYS_FSL_DDRC_GEN3
97 config TARGET_MPC8541CDS
98 bool "Support MPC8541CDS"
101 config TARGET_MPC8544DS
102 bool "Support MPC8544DS"
105 config TARGET_MPC8548CDS
106 bool "Support MPC8548CDS"
109 config TARGET_MPC8555CDS
110 bool "Support MPC8555CDS"
113 config TARGET_MPC8568MDS
114 bool "Support MPC8568MDS"
117 config TARGET_MPC8569MDS
118 bool "Support MPC8569MDS"
121 config TARGET_MPC8572DS
122 bool "Support MPC8572DS"
124 # Use DDR3 controller with DDR2 DIMMs on this board
125 select SYS_FSL_DDRC_GEN3
128 config TARGET_P1010RDB_PA
129 bool "Support P1010RDB_PA"
131 select BOARD_LATE_INIT if CHAIN_OF_TRUST
137 config TARGET_P1010RDB_PB
138 bool "Support P1010RDB_PB"
140 select BOARD_LATE_INIT if CHAIN_OF_TRUST
146 config TARGET_P1022DS
147 bool "Support P1022DS"
154 config TARGET_P1023RDB
155 bool "Support P1023RDB"
159 config TARGET_P1020MBG
160 bool "Support P1020MBG-PC"
167 config TARGET_P1020RDB_PC
168 bool "Support P1020RDB-PC"
175 config TARGET_P1020RDB_PD
176 bool "Support P1020RDB-PD"
183 config TARGET_P1020UTM
184 bool "Support P1020UTM"
191 config TARGET_P1021RDB
192 bool "Support P1021RDB"
199 config TARGET_P1024RDB
200 bool "Support P1024RDB"
207 config TARGET_P1025RDB
208 bool "Support P1025RDB"
216 config TARGET_P2020RDB
217 bool "Support P2020RDB-PC"
226 bool "Support p1_twr"
229 config TARGET_P2041RDB
230 bool "Support P2041RDB"
232 select BOARD_LATE_INIT if CHAIN_OF_TRUST
237 config TARGET_QEMU_PPCE500
238 bool "Support qemu-ppce500"
239 select ARCH_QEMU_E500
242 config TARGET_T1024QDS
243 bool "Support T1024QDS"
245 select BOARD_LATE_INIT if CHAIN_OF_TRUST
252 config TARGET_T1023RDB
253 bool "Support T1023RDB"
255 select BOARD_LATE_INIT if CHAIN_OF_TRUST
260 config TARGET_T1024RDB
261 bool "Support T1024RDB"
263 select BOARD_LATE_INIT if CHAIN_OF_TRUST
268 config TARGET_T1040QDS
269 bool "Support T1040QDS"
271 select BOARD_LATE_INIT if CHAIN_OF_TRUST
276 config TARGET_T1040RDB
277 bool "Support T1040RDB"
279 select BOARD_LATE_INIT if CHAIN_OF_TRUST
284 config TARGET_T1040D4RDB
285 bool "Support T1040D4RDB"
287 select BOARD_LATE_INIT if CHAIN_OF_TRUST
292 config TARGET_T1042RDB
293 bool "Support T1042RDB"
295 select BOARD_LATE_INIT if CHAIN_OF_TRUST
300 config TARGET_T1042D4RDB
301 bool "Support T1042D4RDB"
303 select BOARD_LATE_INIT if CHAIN_OF_TRUST
308 config TARGET_T1042RDB_PI
309 bool "Support T1042RDB_PI"
311 select BOARD_LATE_INIT if CHAIN_OF_TRUST
316 config TARGET_T2080QDS
317 bool "Support T2080QDS"
319 select BOARD_LATE_INIT if CHAIN_OF_TRUST
324 config TARGET_T2080RDB
325 bool "Support T2080RDB"
327 select BOARD_LATE_INIT if CHAIN_OF_TRUST
332 config TARGET_T2081QDS
333 bool "Support T2081QDS"
338 config TARGET_T4160QDS
339 bool "Support T4160QDS"
341 select BOARD_LATE_INIT if CHAIN_OF_TRUST
346 config TARGET_T4160RDB
347 bool "Support T4160RDB"
352 config TARGET_T4240QDS
353 bool "Support T4240QDS"
355 select BOARD_LATE_INIT if CHAIN_OF_TRUST
360 config TARGET_T4240RDB
361 bool "Support T4240RDB"
367 config TARGET_CONTROLCENTERD
368 bool "Support controlcenterd"
371 config TARGET_KMP204X
372 bool "Support kmp204x"
378 config TARGET_XPEDITE520X
379 bool "Support xpedite520x"
382 config TARGET_XPEDITE537X
383 bool "Support xpedite537x"
385 # Use DDR3 controller with DDR2 DIMMs on this board
386 select SYS_FSL_DDRC_GEN3
388 config TARGET_XPEDITE550X
389 bool "Support xpedite550x"
392 config TARGET_UCP1020
393 bool "Support uCP1020"
397 config TARGET_CYRUS_P5020
398 bool "Support Varisys Cyrus P5020"
402 config TARGET_CYRUS_P5040
403 bool "Support Varisys Cyrus P5040"
414 select SYS_FSL_DDR_VER_47
415 select SYS_FSL_ERRATUM_A004477
416 select SYS_FSL_ERRATUM_A005871
417 select SYS_FSL_ERRATUM_A006379
418 select SYS_FSL_ERRATUM_A006384
419 select SYS_FSL_ERRATUM_A006475
420 select SYS_FSL_ERRATUM_A006593
421 select SYS_FSL_ERRATUM_A007075
422 select SYS_FSL_ERRATUM_A007186
423 select SYS_FSL_ERRATUM_A007212
424 select SYS_FSL_ERRATUM_A009942
425 select SYS_FSL_HAS_DDR3
426 select SYS_FSL_HAS_SEC
427 select SYS_FSL_QORIQ_CHASSIS2
428 select SYS_FSL_SEC_BE
429 select SYS_FSL_SEC_COMPAT_4
441 select SYS_FSL_DDR_VER_47
442 select SYS_FSL_ERRATUM_A004477
443 select SYS_FSL_ERRATUM_A005871
444 select SYS_FSL_ERRATUM_A006379
445 select SYS_FSL_ERRATUM_A006384
446 select SYS_FSL_ERRATUM_A006475
447 select SYS_FSL_ERRATUM_A006593
448 select SYS_FSL_ERRATUM_A007075
449 select SYS_FSL_ERRATUM_A007186
450 select SYS_FSL_ERRATUM_A007212
451 select SYS_FSL_ERRATUM_A007907
452 select SYS_FSL_ERRATUM_A009942
453 select SYS_FSL_HAS_DDR3
454 select SYS_FSL_HAS_SEC
455 select SYS_FSL_QORIQ_CHASSIS2
456 select SYS_FSL_SEC_BE
457 select SYS_FSL_SEC_COMPAT_4
467 select SYS_FSL_DDR_VER_44
468 select SYS_FSL_ERRATUM_A004477
469 select SYS_FSL_ERRATUM_A005125
470 select SYS_FSL_ERRATUM_ESDHC111
471 select SYS_FSL_HAS_DDR3
472 select SYS_FSL_HAS_SEC
473 select SYS_FSL_SEC_BE
474 select SYS_FSL_SEC_COMPAT_4
483 select SYS_FSL_DDR_VER_46
484 select SYS_FSL_ERRATUM_A004477
485 select SYS_FSL_ERRATUM_A005125
486 select SYS_FSL_ERRATUM_A005434
487 select SYS_FSL_ERRATUM_ESDHC111
488 select SYS_FSL_ERRATUM_I2C_A004447
489 select SYS_FSL_ERRATUM_IFC_A002769
490 select SYS_FSL_HAS_DDR3
491 select SYS_FSL_HAS_SEC
492 select SYS_FSL_SEC_BE
493 select SYS_FSL_SEC_COMPAT_4
494 select SYS_PPC_E500_USE_DEBUG_TLB
505 select SYS_FSL_DDR_VER_46
506 select SYS_FSL_ERRATUM_A005125
507 select SYS_FSL_ERRATUM_ESDHC111
508 select SYS_FSL_HAS_DDR3
509 select SYS_FSL_HAS_SEC
510 select SYS_FSL_SEC_BE
511 select SYS_FSL_SEC_COMPAT_6
512 select SYS_PPC_E500_USE_DEBUG_TLB
521 select SYS_FSL_ERRATUM_A004508
522 select SYS_FSL_ERRATUM_A005125
523 select SYS_FSL_HAS_DDR2
524 select SYS_FSL_HAS_DDR3
525 select SYS_FSL_HAS_SEC
526 select SYS_FSL_SEC_BE
527 select SYS_FSL_SEC_COMPAT_2
528 select SYS_PPC_E500_USE_DEBUG_TLB
537 select SYS_FSL_HAS_DDR1
542 select SYS_FSL_HAS_DDR1
543 select SYS_FSL_HAS_SEC
544 select SYS_FSL_SEC_BE
545 select SYS_FSL_SEC_COMPAT_2
550 select SYS_FSL_ERRATUM_A005125
551 select SYS_FSL_HAS_DDR2
552 select SYS_FSL_HAS_SEC
553 select SYS_FSL_SEC_BE
554 select SYS_FSL_SEC_COMPAT_2
555 select SYS_PPC_E500_USE_DEBUG_TLB
561 select SYS_FSL_ERRATUM_A005125
562 select SYS_FSL_ERRATUM_NMG_DDR120
563 select SYS_FSL_ERRATUM_NMG_LBC103
564 select SYS_FSL_ERRATUM_NMG_ETSEC129
565 select SYS_FSL_ERRATUM_I2C_A004447
566 select SYS_FSL_HAS_DDR2
567 select SYS_FSL_HAS_DDR1
568 select SYS_FSL_HAS_SEC
569 select SYS_FSL_SEC_BE
570 select SYS_FSL_SEC_COMPAT_2
571 select SYS_PPC_E500_USE_DEBUG_TLB
577 select SYS_FSL_HAS_DDR1
578 select SYS_FSL_HAS_SEC
579 select SYS_FSL_SEC_BE
580 select SYS_FSL_SEC_COMPAT_2
585 select SYS_FSL_HAS_DDR1
590 select SYS_FSL_HAS_DDR2
591 select SYS_FSL_HAS_SEC
592 select SYS_FSL_SEC_BE
593 select SYS_FSL_SEC_COMPAT_2
598 select SYS_FSL_ERRATUM_A004508
599 select SYS_FSL_ERRATUM_A005125
600 select SYS_FSL_HAS_DDR3
601 select SYS_FSL_HAS_SEC
602 select SYS_FSL_SEC_BE
603 select SYS_FSL_SEC_COMPAT_2
610 select SYS_FSL_ERRATUM_A004508
611 select SYS_FSL_ERRATUM_A005125
612 select SYS_FSL_ERRATUM_DDR_115
613 select SYS_FSL_ERRATUM_DDR111_DDR134
614 select SYS_FSL_HAS_DDR2
615 select SYS_FSL_HAS_DDR3
616 select SYS_FSL_HAS_SEC
617 select SYS_FSL_SEC_BE
618 select SYS_FSL_SEC_COMPAT_2
619 select SYS_PPC_E500_USE_DEBUG_TLB
626 select SYS_FSL_ERRATUM_A004477
627 select SYS_FSL_ERRATUM_A004508
628 select SYS_FSL_ERRATUM_A005125
629 select SYS_FSL_ERRATUM_A006261
630 select SYS_FSL_ERRATUM_A007075
631 select SYS_FSL_ERRATUM_ESDHC111
632 select SYS_FSL_ERRATUM_I2C_A004447
633 select SYS_FSL_ERRATUM_IFC_A002769
634 select SYS_FSL_ERRATUM_P1010_A003549
635 select SYS_FSL_ERRATUM_SEC_A003571
636 select SYS_FSL_ERRATUM_IFC_A003399
637 select SYS_FSL_HAS_DDR3
638 select SYS_FSL_HAS_SEC
639 select SYS_FSL_SEC_BE
640 select SYS_FSL_SEC_COMPAT_4
641 select SYS_PPC_E500_USE_DEBUG_TLB
654 select SYS_FSL_ERRATUM_A004508
655 select SYS_FSL_ERRATUM_A005125
656 select SYS_FSL_ERRATUM_ELBC_A001
657 select SYS_FSL_ERRATUM_ESDHC111
658 select SYS_FSL_HAS_DDR3
659 select SYS_FSL_HAS_SEC
660 select SYS_FSL_SEC_BE
661 select SYS_FSL_SEC_COMPAT_2
662 select SYS_PPC_E500_USE_DEBUG_TLB
668 select SYS_FSL_ERRATUM_A004508
669 select SYS_FSL_ERRATUM_A005125
670 select SYS_FSL_ERRATUM_ELBC_A001
671 select SYS_FSL_ERRATUM_ESDHC111
672 select SYS_FSL_HAS_DDR3
673 select SYS_FSL_HAS_SEC
674 select SYS_FSL_SEC_BE
675 select SYS_FSL_SEC_COMPAT_2
676 select SYS_PPC_E500_USE_DEBUG_TLB
687 select SYS_FSL_ERRATUM_A004508
688 select SYS_FSL_ERRATUM_A005125
689 select SYS_FSL_ERRATUM_ELBC_A001
690 select SYS_FSL_ERRATUM_ESDHC111
691 select SYS_FSL_HAS_DDR3
692 select SYS_FSL_HAS_SEC
693 select SYS_FSL_SEC_BE
694 select SYS_FSL_SEC_COMPAT_2
695 select SYS_PPC_E500_USE_DEBUG_TLB
706 select SYS_FSL_ERRATUM_A004477
707 select SYS_FSL_ERRATUM_A004508
708 select SYS_FSL_ERRATUM_A005125
709 select SYS_FSL_ERRATUM_ELBC_A001
710 select SYS_FSL_ERRATUM_ESDHC111
711 select SYS_FSL_ERRATUM_SATA_A001
712 select SYS_FSL_HAS_DDR3
713 select SYS_FSL_HAS_SEC
714 select SYS_FSL_SEC_BE
715 select SYS_FSL_SEC_COMPAT_2
716 select SYS_PPC_E500_USE_DEBUG_TLB
722 select SYS_FSL_ERRATUM_A004508
723 select SYS_FSL_ERRATUM_A005125
724 select SYS_FSL_ERRATUM_I2C_A004447
725 select SYS_FSL_HAS_DDR3
726 select SYS_FSL_HAS_SEC
727 select SYS_FSL_SEC_BE
728 select SYS_FSL_SEC_COMPAT_4
734 select SYS_FSL_ERRATUM_A004508
735 select SYS_FSL_ERRATUM_A005125
736 select SYS_FSL_ERRATUM_ELBC_A001
737 select SYS_FSL_ERRATUM_ESDHC111
738 select SYS_FSL_HAS_DDR3
739 select SYS_FSL_HAS_SEC
740 select SYS_FSL_SEC_BE
741 select SYS_FSL_SEC_COMPAT_2
742 select SYS_PPC_E500_USE_DEBUG_TLB
754 select SYS_FSL_ERRATUM_A004508
755 select SYS_FSL_ERRATUM_A005125
756 select SYS_FSL_ERRATUM_ELBC_A001
757 select SYS_FSL_ERRATUM_ESDHC111
758 select SYS_FSL_HAS_DDR3
759 select SYS_FSL_HAS_SEC
760 select SYS_FSL_SEC_BE
761 select SYS_FSL_SEC_COMPAT_2
762 select SYS_PPC_E500_USE_DEBUG_TLB
770 select SYS_FSL_ERRATUM_A004477
771 select SYS_FSL_ERRATUM_A004508
772 select SYS_FSL_ERRATUM_A005125
773 select SYS_FSL_ERRATUM_ESDHC111
774 select SYS_FSL_ERRATUM_ESDHC_A001
775 select SYS_FSL_HAS_DDR3
776 select SYS_FSL_HAS_SEC
777 select SYS_FSL_SEC_BE
778 select SYS_FSL_SEC_COMPAT_2
779 select SYS_PPC_E500_USE_DEBUG_TLB
789 select SYS_FSL_ERRATUM_A004510
790 select SYS_FSL_ERRATUM_A004849
791 select SYS_FSL_ERRATUM_A006261
792 select SYS_FSL_ERRATUM_CPU_A003999
793 select SYS_FSL_ERRATUM_DDR_A003
794 select SYS_FSL_ERRATUM_DDR_A003474
795 select SYS_FSL_ERRATUM_ESDHC111
796 select SYS_FSL_ERRATUM_I2C_A004447
797 select SYS_FSL_ERRATUM_NMG_CPU_A011
798 select SYS_FSL_ERRATUM_SRIO_A004034
799 select SYS_FSL_ERRATUM_USB14
800 select SYS_FSL_HAS_DDR3
801 select SYS_FSL_HAS_SEC
802 select SYS_FSL_QORIQ_CHASSIS1
803 select SYS_FSL_SEC_BE
804 select SYS_FSL_SEC_COMPAT_4
812 select SYS_FSL_DDR_VER_44
813 select SYS_FSL_ERRATUM_A004510
814 select SYS_FSL_ERRATUM_A004849
815 select SYS_FSL_ERRATUM_A005812
816 select SYS_FSL_ERRATUM_A006261
817 select SYS_FSL_ERRATUM_CPU_A003999
818 select SYS_FSL_ERRATUM_DDR_A003
819 select SYS_FSL_ERRATUM_DDR_A003474
820 select SYS_FSL_ERRATUM_ESDHC111
821 select SYS_FSL_ERRATUM_I2C_A004447
822 select SYS_FSL_ERRATUM_NMG_CPU_A011
823 select SYS_FSL_ERRATUM_SRIO_A004034
824 select SYS_FSL_ERRATUM_USB14
825 select SYS_FSL_HAS_DDR3
826 select SYS_FSL_HAS_SEC
827 select SYS_FSL_QORIQ_CHASSIS1
828 select SYS_FSL_SEC_BE
829 select SYS_FSL_SEC_COMPAT_4
840 select SYS_FSL_DDR_VER_44
841 select SYS_FSL_ERRATUM_A004510
842 select SYS_FSL_ERRATUM_A004580
843 select SYS_FSL_ERRATUM_A004849
844 select SYS_FSL_ERRATUM_A005812
845 select SYS_FSL_ERRATUM_A007075
846 select SYS_FSL_ERRATUM_CPC_A002
847 select SYS_FSL_ERRATUM_CPC_A003
848 select SYS_FSL_ERRATUM_CPU_A003999
849 select SYS_FSL_ERRATUM_DDR_A003
850 select SYS_FSL_ERRATUM_DDR_A003474
851 select SYS_FSL_ERRATUM_ELBC_A001
852 select SYS_FSL_ERRATUM_ESDHC111
853 select SYS_FSL_ERRATUM_ESDHC13
854 select SYS_FSL_ERRATUM_ESDHC135
855 select SYS_FSL_ERRATUM_I2C_A004447
856 select SYS_FSL_ERRATUM_NMG_CPU_A011
857 select SYS_FSL_ERRATUM_SRIO_A004034
858 select SYS_P4080_ERRATUM_CPU22
859 select SYS_P4080_ERRATUM_PCIE_A003
860 select SYS_P4080_ERRATUM_SERDES8
861 select SYS_P4080_ERRATUM_SERDES9
862 select SYS_P4080_ERRATUM_SERDES_A001
863 select SYS_P4080_ERRATUM_SERDES_A005
864 select SYS_FSL_HAS_DDR3
865 select SYS_FSL_HAS_SEC
866 select SYS_FSL_QORIQ_CHASSIS1
867 select SYS_FSL_SEC_BE
868 select SYS_FSL_SEC_COMPAT_4
878 select SYS_FSL_DDR_VER_44
879 select SYS_FSL_ERRATUM_A004510
880 select SYS_FSL_ERRATUM_A006261
881 select SYS_FSL_ERRATUM_DDR_A003
882 select SYS_FSL_ERRATUM_DDR_A003474
883 select SYS_FSL_ERRATUM_ESDHC111
884 select SYS_FSL_ERRATUM_I2C_A004447
885 select SYS_FSL_ERRATUM_SRIO_A004034
886 select SYS_FSL_ERRATUM_USB14
887 select SYS_FSL_HAS_DDR3
888 select SYS_FSL_HAS_SEC
889 select SYS_FSL_QORIQ_CHASSIS1
890 select SYS_FSL_SEC_BE
891 select SYS_FSL_SEC_COMPAT_4
902 select SYS_FSL_DDR_VER_44
903 select SYS_FSL_ERRATUM_A004510
904 select SYS_FSL_ERRATUM_A004699
905 select SYS_FSL_ERRATUM_A005812
906 select SYS_FSL_ERRATUM_A006261
907 select SYS_FSL_ERRATUM_DDR_A003
908 select SYS_FSL_ERRATUM_DDR_A003474
909 select SYS_FSL_ERRATUM_ESDHC111
910 select SYS_FSL_ERRATUM_USB14
911 select SYS_FSL_HAS_DDR3
912 select SYS_FSL_HAS_SEC
913 select SYS_FSL_QORIQ_CHASSIS1
914 select SYS_FSL_SEC_BE
915 select SYS_FSL_SEC_COMPAT_4
922 config ARCH_QEMU_E500
929 select SYS_FSL_DDR_VER_50
930 select SYS_FSL_ERRATUM_A008378
931 select SYS_FSL_ERRATUM_A009663
932 select SYS_FSL_ERRATUM_A009942
933 select SYS_FSL_ERRATUM_ESDHC111
934 select SYS_FSL_HAS_DDR3
935 select SYS_FSL_HAS_DDR4
936 select SYS_FSL_HAS_SEC
937 select SYS_FSL_QORIQ_CHASSIS2
938 select SYS_FSL_SEC_BE
939 select SYS_FSL_SEC_COMPAT_5
949 select SYS_FSL_DDR_VER_50
950 select SYS_FSL_ERRATUM_A008378
951 select SYS_FSL_ERRATUM_A009663
952 select SYS_FSL_ERRATUM_A009942
953 select SYS_FSL_ERRATUM_ESDHC111
954 select SYS_FSL_HAS_DDR3
955 select SYS_FSL_HAS_DDR4
956 select SYS_FSL_HAS_SEC
957 select SYS_FSL_QORIQ_CHASSIS2
958 select SYS_FSL_SEC_BE
959 select SYS_FSL_SEC_COMPAT_5
970 select SYS_FSL_DDR_VER_50
971 select SYS_FSL_ERRATUM_A008044
972 select SYS_FSL_ERRATUM_A008378
973 select SYS_FSL_ERRATUM_A009663
974 select SYS_FSL_ERRATUM_A009942
975 select SYS_FSL_ERRATUM_ESDHC111
976 select SYS_FSL_HAS_DDR3
977 select SYS_FSL_HAS_DDR4
978 select SYS_FSL_HAS_SEC
979 select SYS_FSL_QORIQ_CHASSIS2
980 select SYS_FSL_SEC_BE
981 select SYS_FSL_SEC_COMPAT_5
993 select SYS_FSL_DDR_VER_50
994 select SYS_FSL_ERRATUM_A008044
995 select SYS_FSL_ERRATUM_A008378
996 select SYS_FSL_ERRATUM_A009663
997 select SYS_FSL_ERRATUM_A009942
998 select SYS_FSL_ERRATUM_ESDHC111
999 select SYS_FSL_HAS_DDR3
1000 select SYS_FSL_HAS_DDR4
1001 select SYS_FSL_HAS_SEC
1002 select SYS_FSL_QORIQ_CHASSIS2
1003 select SYS_FSL_SEC_BE
1004 select SYS_FSL_SEC_COMPAT_5
1017 select SYS_FSL_DDR_VER_47
1018 select SYS_FSL_ERRATUM_A006379
1019 select SYS_FSL_ERRATUM_A006593
1020 select SYS_FSL_ERRATUM_A007186
1021 select SYS_FSL_ERRATUM_A007212
1022 select SYS_FSL_ERRATUM_A007815
1023 select SYS_FSL_ERRATUM_A007907
1024 select SYS_FSL_ERRATUM_A009942
1025 select SYS_FSL_ERRATUM_ESDHC111
1026 select SYS_FSL_HAS_DDR3
1027 select SYS_FSL_HAS_SEC
1028 select SYS_FSL_QORIQ_CHASSIS2
1029 select SYS_FSL_SEC_BE
1030 select SYS_FSL_SEC_COMPAT_4
1043 select SYS_FSL_DDR_VER_47
1044 select SYS_FSL_ERRATUM_A006379
1045 select SYS_FSL_ERRATUM_A006593
1046 select SYS_FSL_ERRATUM_A007186
1047 select SYS_FSL_ERRATUM_A007212
1048 select SYS_FSL_ERRATUM_A009942
1049 select SYS_FSL_ERRATUM_ESDHC111
1050 select SYS_FSL_HAS_DDR3
1051 select SYS_FSL_HAS_SEC
1052 select SYS_FSL_QORIQ_CHASSIS2
1053 select SYS_FSL_SEC_BE
1054 select SYS_FSL_SEC_COMPAT_4
1065 select SYS_FSL_DDR_VER_47
1066 select SYS_FSL_ERRATUM_A004468
1067 select SYS_FSL_ERRATUM_A005871
1068 select SYS_FSL_ERRATUM_A006379
1069 select SYS_FSL_ERRATUM_A006593
1070 select SYS_FSL_ERRATUM_A007186
1071 select SYS_FSL_ERRATUM_A007798
1072 select SYS_FSL_ERRATUM_A009942
1073 select SYS_FSL_HAS_DDR3
1074 select SYS_FSL_HAS_SEC
1075 select SYS_FSL_QORIQ_CHASSIS2
1076 select SYS_FSL_SEC_BE
1077 select SYS_FSL_SEC_COMPAT_4
1090 select SYS_FSL_DDR_VER_47
1091 select SYS_FSL_ERRATUM_A004468
1092 select SYS_FSL_ERRATUM_A005871
1093 select SYS_FSL_ERRATUM_A006261
1094 select SYS_FSL_ERRATUM_A006379
1095 select SYS_FSL_ERRATUM_A006593
1096 select SYS_FSL_ERRATUM_A007186
1097 select SYS_FSL_ERRATUM_A007798
1098 select SYS_FSL_ERRATUM_A007815
1099 select SYS_FSL_ERRATUM_A007907
1100 select SYS_FSL_ERRATUM_A009942
1101 select SYS_FSL_HAS_DDR3
1102 select SYS_FSL_HAS_SEC
1103 select SYS_FSL_QORIQ_CHASSIS2
1104 select SYS_FSL_SEC_BE
1105 select SYS_FSL_SEC_COMPAT_4
1121 Enable PowerPC E500 cores, including e500v1, e500v2, e500mc
1127 Enble PowerPC E500MC core
1132 Enable PowerPC E6500 core
1137 Use Freescale common code for Local Access Window
1142 Enable Freescale Secure Boot feature. Normally selected
1143 by defconfig. If unsure, do not change.
1146 int "Maximum number of CPUs permitted for MPC85xx"
1147 default 12 if ARCH_T4240
1148 default 8 if ARCH_P4080 || \
1150 default 4 if ARCH_B4860 || \
1158 default 2 if ARCH_B4420 || \
1173 Set this number to the maximum number of possible CPUs in the SoC.
1174 SoCs may have multiple clusters with each cluster may have multiple
1175 ports. If some ports are reserved but higher ports are used for
1176 cores, count the reserved ports. This will allocate enough memory
1177 in spin table to properly handle all cores.
1179 config SYS_CCSRBAR_DEFAULT
1180 hex "Default CCSRBAR address"
1181 default 0xff700000 if ARCH_BSC9131 || \
1202 default 0xff600000 if ARCH_P1023
1203 default 0xfe000000 if ARCH_B4420 || \
1218 default 0xe0000000 if ARCH_QEMU_E500
1220 Default value of CCSRBAR comes from power-on-reset. It
1221 is fixed on each SoC. Some SoCs can have different value
1222 if changed by pre-boot regime. The value here must match
1223 the current value in SoC. If not sure, do not change.
1225 config SYS_FSL_ERRATUM_A004468
1228 config SYS_FSL_ERRATUM_A004477
1231 config SYS_FSL_ERRATUM_A004508
1234 config SYS_FSL_ERRATUM_A004580
1237 config SYS_FSL_ERRATUM_A004699
1240 config SYS_FSL_ERRATUM_A004849
1243 config SYS_FSL_ERRATUM_A004510
1246 config SYS_FSL_ERRATUM_A004510_SVR_REV
1248 depends on SYS_FSL_ERRATUM_A004510
1249 default 0x20 if ARCH_P4080
1252 config SYS_FSL_ERRATUM_A004510_SVR_REV2
1254 depends on (SYS_FSL_ERRATUM_A004510 && (ARCH_P2041 || ARCH_P3041))
1257 config SYS_FSL_ERRATUM_A005125
1260 config SYS_FSL_ERRATUM_A005434
1263 config SYS_FSL_ERRATUM_A005812
1266 config SYS_FSL_ERRATUM_A005871
1269 config SYS_FSL_ERRATUM_A006261
1272 config SYS_FSL_ERRATUM_A006379
1275 config SYS_FSL_ERRATUM_A006384
1278 config SYS_FSL_ERRATUM_A006475
1281 config SYS_FSL_ERRATUM_A006593
1284 config SYS_FSL_ERRATUM_A007075
1287 config SYS_FSL_ERRATUM_A007186
1290 config SYS_FSL_ERRATUM_A007212
1293 config SYS_FSL_ERRATUM_A007815
1296 config SYS_FSL_ERRATUM_A007798
1299 config SYS_FSL_ERRATUM_A007907
1302 config SYS_FSL_ERRATUM_A008044
1305 config SYS_FSL_ERRATUM_CPC_A002
1308 config SYS_FSL_ERRATUM_CPC_A003
1311 config SYS_FSL_ERRATUM_CPU_A003999
1314 config SYS_FSL_ERRATUM_ELBC_A001
1317 config SYS_FSL_ERRATUM_I2C_A004447
1320 config SYS_FSL_A004447_SVR_REV
1322 depends on SYS_FSL_ERRATUM_I2C_A004447
1323 default 0x00 if ARCH_MPC8548
1324 default 0x10 if ARCH_P1010
1325 default 0x11 if ARCH_P1023 || ARCH_P2041 || ARCH_BSC9132
1326 default 0x20 if ARCH_P3041 || ARCH_P4080 || ARCH_P5020
1328 config SYS_FSL_ERRATUM_IFC_A002769
1331 config SYS_FSL_ERRATUM_IFC_A003399
1334 config SYS_FSL_ERRATUM_NMG_CPU_A011
1337 config SYS_FSL_ERRATUM_NMG_ETSEC129
1340 config SYS_FSL_ERRATUM_NMG_LBC103
1343 config SYS_FSL_ERRATUM_P1010_A003549
1346 config SYS_FSL_ERRATUM_SATA_A001
1349 config SYS_FSL_ERRATUM_SEC_A003571
1352 config SYS_FSL_ERRATUM_SRIO_A004034
1355 config SYS_FSL_ERRATUM_USB14
1358 config SYS_P4080_ERRATUM_CPU22
1361 config SYS_P4080_ERRATUM_PCIE_A003
1364 config SYS_P4080_ERRATUM_SERDES8
1367 config SYS_P4080_ERRATUM_SERDES9
1370 config SYS_P4080_ERRATUM_SERDES_A001
1373 config SYS_P4080_ERRATUM_SERDES_A005
1376 config SYS_FSL_QORIQ_CHASSIS1
1379 config SYS_FSL_QORIQ_CHASSIS2
1382 config SYS_FSL_NUM_LAWS
1383 int "Number of local access windows"
1385 default 32 if ARCH_B4420 || \
1396 default 16 if ARCH_T1023 || \
1400 default 12 if ARCH_BSC9131 || \
1414 default 10 if ARCH_MPC8544 || \
1418 default 8 if ARCH_MPC8540 || \
1423 Number of local access windows. This is fixed per SoC.
1424 If not sure, do not change.
1426 config SYS_FSL_THREADS_PER_CORE
1431 config SYS_NUM_TLBCAMS
1432 int "Number of TLB CAM entries"
1433 default 64 if E500MC
1436 Number of TLB CAM entries for Book-E chips. 64 for E500MC,
1437 16 for other E500 SoCs.
1442 config SYS_PPC_E500_USE_DEBUG_TLB
1451 config SYS_PPC_E500_DEBUG_TLB
1452 int "Temporary TLB entry for external debugger"
1453 depends on SYS_PPC_E500_USE_DEBUG_TLB
1454 default 0 if ARCH_MPC8544 || ARCH_MPC8548
1455 default 1 if ARCH_MPC8536
1456 default 2 if ARCH_MPC8572 || \
1464 default 3 if ARCH_P1010 || \
1468 Select a temporary TLB entry to be used during boot to work
1469 around limitations in e500v1 and e500v2 external debugger
1470 support. This reduces the portions of the boot code where
1471 breakpoints and single stepping do not work. The value of this
1472 symbol should be set to the TLB1 entry to be used for this
1473 purpose. If unsure, do not change.
1475 config SYS_FSL_IFC_CLK_DIV
1476 int "Divider of platform clock"
1478 default 2 if ARCH_B4420 || \
1488 Defines divider of platform clock(clock input to
1491 config SYS_FSL_LBC_CLK_DIV
1492 int "Divider of platform clock"
1493 depends on FSL_ELBC || ARCH_MPC8540 || \
1494 ARCH_MPC8548 || ARCH_MPC8541 || \
1495 ARCH_MPC8555 || ARCH_MPC8560 || \
1498 default 2 if ARCH_P2041 || \
1506 Defines divider of platform clock(clock input to
1509 source "board/freescale/b4860qds/Kconfig"
1510 source "board/freescale/bsc9131rdb/Kconfig"
1511 source "board/freescale/bsc9132qds/Kconfig"
1512 source "board/freescale/c29xpcie/Kconfig"
1513 source "board/freescale/corenet_ds/Kconfig"
1514 source "board/freescale/mpc8536ds/Kconfig"
1515 source "board/freescale/mpc8541cds/Kconfig"
1516 source "board/freescale/mpc8544ds/Kconfig"
1517 source "board/freescale/mpc8548cds/Kconfig"
1518 source "board/freescale/mpc8555cds/Kconfig"
1519 source "board/freescale/mpc8568mds/Kconfig"
1520 source "board/freescale/mpc8569mds/Kconfig"
1521 source "board/freescale/mpc8572ds/Kconfig"
1522 source "board/freescale/p1010rdb/Kconfig"
1523 source "board/freescale/p1022ds/Kconfig"
1524 source "board/freescale/p1023rdb/Kconfig"
1525 source "board/freescale/p1_p2_rdb_pc/Kconfig"
1526 source "board/freescale/p1_twr/Kconfig"
1527 source "board/freescale/p2041rdb/Kconfig"
1528 source "board/freescale/qemu-ppce500/Kconfig"
1529 source "board/freescale/t102xqds/Kconfig"
1530 source "board/freescale/t102xrdb/Kconfig"
1531 source "board/freescale/t1040qds/Kconfig"
1532 source "board/freescale/t104xrdb/Kconfig"
1533 source "board/freescale/t208xqds/Kconfig"
1534 source "board/freescale/t208xrdb/Kconfig"
1535 source "board/freescale/t4qds/Kconfig"
1536 source "board/freescale/t4rdb/Kconfig"
1537 source "board/gdsys/p1022/Kconfig"
1538 source "board/keymile/kmp204x/Kconfig"
1539 source "board/sbc8548/Kconfig"
1540 source "board/socrates/Kconfig"
1541 source "board/varisys/cyrus/Kconfig"
1542 source "board/xes/xpedite520x/Kconfig"
1543 source "board/xes/xpedite537x/Kconfig"
1544 source "board/xes/xpedite550x/Kconfig"
1545 source "board/Arcturus/ucp1020/Kconfig"