2 * Linux/PA-RISC Project (http://www.parisc-linux.org/)
4 * kernel entry points (interruptions, system call wrappers)
5 * Copyright (C) 1999,2000 Philipp Rumpf
6 * Copyright (C) 1999 SuSE GmbH Nuernberg
7 * Copyright (C) 2000 Hewlett-Packard (John Marvin)
8 * Copyright (C) 1999 Hewlett-Packard (Frank Rowand)
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2, or (at your option)
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 #include <asm/asm-offsets.h>
27 /* we have the following possibilities to act on an interruption:
28 * - handle in assembly and use shadowed registers only
29 * - save registers to kernel stack and handle in assembly or C */
33 #include <asm/cache.h> /* for L1_CACHE_SHIFT */
34 #include <asm/assembly.h> /* for LDREG/STREG defines */
35 #include <asm/pgtable.h>
36 #include <asm/signal.h>
37 #include <asm/unistd.h>
38 #include <asm/thread_info.h>
40 #include <linux/linkage.h>
48 .import pa_dbit_lock,data
50 /* space_to_prot macro creates a prot id from a space id */
52 #if (SPACEID_SHIFT) == 0
53 .macro space_to_prot spc prot
54 depd,z \spc,62,31,\prot
57 .macro space_to_prot spc prot
58 extrd,u \spc,(64 - (SPACEID_SHIFT)),32,\prot
62 /* Switch to virtual mapping, trashing only %r1 */
65 rsm PSW_SM_I, %r0 /* barrier for "Relied upon Translation */
69 or,= %r0,%r1,%r0 /* Only save sr7 in sr3 if sr7 != 0 */
72 load32 KERNEL_PSW, %r1
74 rsm PSW_SM_QUIET,%r0 /* second "heavy weight" ctl op */
77 mtctl %r0, %cr17 /* Clear IIASQ tail */
78 mtctl %r0, %cr17 /* Clear IIASQ head */
81 mtctl %r1, %cr18 /* Set IIAOQ tail */
83 mtctl %r1, %cr18 /* Set IIAOQ head */
90 * The "get_stack" macros are responsible for determining the
94 * Already using a kernel stack, so call the
95 * get_stack_use_r30 macro to push a pt_regs structure
96 * on the stack, and store registers there.
98 * Need to set up a kernel stack, so call the
99 * get_stack_use_cr30 macro to set up a pointer
100 * to the pt_regs structure contained within the
101 * task pointer pointed to by cr30. Set the stack
102 * pointer to point to the end of the task structure.
104 * Note that we use shadowed registers for temps until
105 * we can save %r26 and %r29. %r26 is used to preserve
106 * %r8 (a shadowed register) which temporarily contained
107 * either the fault type ("code") or the eirr. We need
108 * to use a non-shadowed register to carry the value over
109 * the rfir in virt_map. We use %r26 since this value winds
110 * up being passed as the argument to either do_cpu_irq_mask
111 * or handle_interruption. %r29 is used to hold a pointer
112 * the register save area, and once again, it needs to
113 * be a non-shadowed register so that it survives the rfir.
115 * N.B. TASK_SZ_ALGN and PT_SZ_ALGN include space for a stack frame.
118 .macro get_stack_use_cr30
120 /* we save the registers in the task struct */
124 LDREG TI_TASK(%r9), %r1 /* thread_info -> task_struct */
126 ldo TASK_REGS(%r9),%r9
127 STREG %r30, PT_GR30(%r9)
128 STREG %r29,PT_GR29(%r9)
129 STREG %r26,PT_GR26(%r9)
132 ldo THREAD_SZ_ALGN(%r1), %r30
135 .macro get_stack_use_r30
137 /* we put a struct pt_regs on the stack and save the registers there */
140 STREG %r30,PT_GR30(%r9)
141 ldo PT_SZ_ALGN(%r30),%r30
142 STREG %r29,PT_GR29(%r9)
143 STREG %r26,PT_GR26(%r9)
148 LDREG PT_GR1(%r29), %r1
149 LDREG PT_GR30(%r29),%r30
150 LDREG PT_GR29(%r29),%r29
153 /* default interruption handler
154 * (calls traps.c:handle_interruption) */
161 /* Interrupt interruption handler
162 * (calls irq.c:do_cpu_irq_mask) */
169 .import os_hpmc, code
173 nop /* must be a NOP, will be patched later */
174 load32 PA(os_hpmc), %r3
177 .word 0 /* checksum (will be patched) */
178 .word PA(os_hpmc) /* address of handler */
179 .word 0 /* length of handler */
183 * Performance Note: Instructions will be moved up into
184 * this part of the code later on, once we are sure
185 * that the tlb miss handlers are close to final form.
188 /* Register definitions for tlb miss handler macros */
190 va = r8 /* virtual address for which the trap occurred */
191 spc = r24 /* space for which the trap occurred */
196 * itlb miss interruption handler (parisc 1.1 - 32 bit)
210 * itlb miss interruption handler (parisc 2.0)
227 * naitlb miss interruption handler (parisc 1.1 - 32 bit)
230 .macro naitlb_11 code
241 * naitlb miss interruption handler (parisc 2.0)
244 .macro naitlb_20 code
259 * dtlb miss interruption handler (parisc 1.1 - 32 bit)
273 * dtlb miss interruption handler (parisc 2.0)
290 /* nadtlb miss interruption handler (parisc 1.1 - 32 bit) */
292 .macro nadtlb_11 code
302 /* nadtlb miss interruption handler (parisc 2.0) */
304 .macro nadtlb_20 code
319 * dirty bit trap interruption handler (parisc 1.1 - 32 bit)
333 * dirty bit trap interruption handler (parisc 2.0)
349 /* In LP64, the space contains part of the upper 32 bits of the
350 * fault. We have to extract this and place it in the va,
351 * zeroing the corresponding bits in the space register */
352 .macro space_adjust spc,va,tmp
354 extrd,u \spc,63,SPACEID_SHIFT,\tmp
355 depd %r0,63,SPACEID_SHIFT,\spc
356 depd \tmp,31,SPACEID_SHIFT,\va
360 .import swapper_pg_dir,code
362 /* Get the pgd. For faults on space zero (kernel space), this
363 * is simply swapper_pg_dir. For user space faults, the
364 * pgd is stored in %cr25 */
365 .macro get_pgd spc,reg
366 ldil L%PA(swapper_pg_dir),\reg
367 ldo R%PA(swapper_pg_dir)(\reg),\reg
368 or,COND(=) %r0,\spc,%r0
373 space_check(spc,tmp,fault)
375 spc - The space we saw the fault with.
376 tmp - The place to store the current space.
377 fault - Function to call on failure.
379 Only allow faults on different spaces from the
380 currently active one if we're the kernel
383 .macro space_check spc,tmp,fault
385 or,COND(<>) %r0,\spc,%r0 /* user may execute gateway page
386 * as kernel, so defeat the space
389 or,COND(=) %r0,\tmp,%r0 /* nullify if executing as kernel */
390 cmpb,COND(<>),n \tmp,\spc,\fault
393 /* Look up a PTE in a 2-Level scheme (faulting at each
394 * level if the entry isn't present
396 * NOTE: we use ldw even for LP64, since the short pointers
397 * can address up to 1TB
399 .macro L2_ptep pmd,pte,index,va,fault
401 extru \va,31-ASM_PMD_SHIFT,ASM_BITS_PER_PMD,\index
403 extru \va,31-ASM_PGDIR_SHIFT,ASM_BITS_PER_PGD,\index
405 dep %r0,31,PAGE_SHIFT,\pmd /* clear offset */
407 ldw,s \index(\pmd),\pmd
408 bb,>=,n \pmd,_PxD_PRESENT_BIT,\fault
409 dep %r0,31,PxD_FLAG_SHIFT,\pmd /* clear flags */
411 SHLREG %r9,PxD_VALUE_SHIFT,\pmd
412 extru \va,31-PAGE_SHIFT,ASM_BITS_PER_PTE,\index
413 dep %r0,31,PAGE_SHIFT,\pmd /* clear offset */
414 shladd \index,BITS_PER_PTE_ENTRY,\pmd,\pmd
415 LDREG %r0(\pmd),\pte /* pmd is now pte */
416 bb,>=,n \pte,_PAGE_PRESENT_BIT,\fault
419 /* Look up PTE in a 3-Level scheme.
421 * Here we implement a Hybrid L2/L3 scheme: we allocate the
422 * first pmd adjacent to the pgd. This means that we can
423 * subtract a constant offset to get to it. The pmd and pgd
424 * sizes are arranged so that a single pmd covers 4GB (giving
425 * a full LP64 process access to 8TB) so our lookups are
426 * effectively L2 for the first 4GB of the kernel (i.e. for
427 * all ILP32 processes and all the kernel for machines with
428 * under 4GB of memory) */
429 .macro L3_ptep pgd,pte,index,va,fault
430 #if PT_NLEVELS == 3 /* we might have a 2-Level scheme, e.g. with 16kb page size */
431 extrd,u \va,63-ASM_PGDIR_SHIFT,ASM_BITS_PER_PGD,\index
433 extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
434 ldw,s \index(\pgd),\pgd
435 extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
436 bb,>=,n \pgd,_PxD_PRESENT_BIT,\fault
437 extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
438 shld \pgd,PxD_VALUE_SHIFT,\index
439 extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
441 extrd,u,*<> \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
442 ldo ASM_PGD_PMD_OFFSET(\pgd),\pgd
444 L2_ptep \pgd,\pte,\index,\va,\fault
447 /* Set the _PAGE_ACCESSED bit of the PTE. Be clever and
448 * don't needlessly dirty the cache line if it was already set */
449 .macro update_ptep ptep,pte,tmp,tmp1
450 ldi _PAGE_ACCESSED,\tmp1
452 and,COND(<>) \tmp1,\pte,%r0
456 /* Set the dirty bit (and accessed bit). No need to be
457 * clever, this is only used from the dirty fault */
458 .macro update_dirty ptep,pte,tmp
459 ldi _PAGE_ACCESSED|_PAGE_DIRTY,\tmp
464 /* bitshift difference between a PFN (based on kernel's PAGE_SIZE)
465 * to a CPU TLB 4k PFN (4k => 12 bits to shift) */
466 #define PAGE_ADD_SHIFT (PAGE_SHIFT-12)
468 /* Drop prot bits and convert to page addr for iitlbt and idtlbt */
469 .macro convert_for_tlb_insert20 pte
470 extrd,u \pte,(63-ASM_PFN_PTE_SHIFT)+(63-58)+PAGE_ADD_SHIFT,\
471 64-PAGE_SHIFT-PAGE_ADD_SHIFT,\pte
472 depdi _PAGE_SIZE_ENCODING_DEFAULT,63,\
473 (63-58)+PAGE_ADD_SHIFT,\pte
476 /* Convert the pte and prot to tlb insertion values. How
477 * this happens is quite subtle, read below */
478 .macro make_insert_tlb spc,pte,prot
479 space_to_prot \spc \prot /* create prot id from space */
480 /* The following is the real subtlety. This is depositing
481 * T <-> _PAGE_REFTRAP
483 * B <-> _PAGE_DMB (memory break)
485 * Then incredible subtlety: The access rights are
486 * _PAGE_GATEWAY _PAGE_EXEC _PAGE_READ
487 * See 3-14 of the parisc 2.0 manual
489 * Finally, _PAGE_READ goes in the top bit of PL1 (so we
490 * trigger an access rights trap in user space if the user
491 * tries to read an unreadable page */
494 /* PAGE_USER indicates the page can be read with user privileges,
495 * so deposit X1|11 to PL1|PL2 (remember the upper bit of PL1
496 * contains _PAGE_READ */
497 extrd,u,*= \pte,_PAGE_USER_BIT+32,1,%r0
499 /* If we're a gateway page, drop PL2 back to zero for promotion
500 * to kernel privilege (so we can execute the page as kernel).
501 * Any privilege promotion page always denys read and write */
502 extrd,u,*= \pte,_PAGE_GATEWAY_BIT+32,1,%r0
503 depd %r0,11,2,\prot /* If Gateway, Set PL2 to 0 */
505 /* Enforce uncacheable pages.
506 * This should ONLY be use for MMIO on PA 2.0 machines.
507 * Memory/DMA is cache coherent on all PA2.0 machines we support
508 * (that means T-class is NOT supported) and the memory controllers
509 * on most of those machines only handles cache transactions.
511 extrd,u,*= \pte,_PAGE_NO_CACHE_BIT+32,1,%r0
514 /* Drop prot bits and convert to page addr for iitlbt and idtlbt */
515 convert_for_tlb_insert20 \pte
518 /* Identical macro to make_insert_tlb above, except it
519 * makes the tlb entry for the differently formatted pa11
520 * insertion instructions */
521 .macro make_insert_tlb_11 spc,pte,prot
522 zdep \spc,30,15,\prot
524 extru,= \pte,_PAGE_NO_CACHE_BIT,1,%r0
526 extru,= \pte,_PAGE_USER_BIT,1,%r0
527 depi 7,11,3,\prot /* Set for user space (1 rsvd for read) */
528 extru,= \pte,_PAGE_GATEWAY_BIT,1,%r0
529 depi 0,11,2,\prot /* If Gateway, Set PL2 to 0 */
531 /* Get rid of prot bits and convert to page addr for iitlba */
533 depi 0,31,ASM_PFN_PTE_SHIFT,\pte
534 SHRREG \pte,(ASM_PFN_PTE_SHIFT-(31-26)),\pte
537 /* This is for ILP32 PA2.0 only. The TLB insertion needs
538 * to extend into I/O space if the address is 0xfXXXXXXX
539 * so we extend the f's into the top word of the pte in
541 .macro f_extend pte,tmp
542 extrd,s \pte,42,4,\tmp
544 extrd,s \pte,63,25,\pte
547 /* The alias region is an 8MB aligned 16MB to do clear and
548 * copy user pages at addresses congruent with the user
551 * To use the alias page, you set %r26 up with the to TLB
552 * entry (identifying the physical page) and %r23 up with
553 * the from tlb entry (or nothing if only a to entry---for
554 * clear_user_page_asm) */
555 .macro do_alias spc,tmp,tmp1,va,pte,prot,fault
556 cmpib,COND(<>),n 0,\spc,\fault
557 ldil L%(TMPALIAS_MAP_START),\tmp
558 #if defined(CONFIG_64BIT) && (TMPALIAS_MAP_START >= 0x80000000)
559 /* on LP64, ldi will sign extend into the upper 32 bits,
560 * which is behaviour we don't want */
565 cmpb,COND(<>),n \tmp,\tmp1,\fault
566 mfctl %cr19,\tmp /* iir */
567 /* get the opcode (first six bits) into \tmp */
568 extrw,u \tmp,5,6,\tmp
570 * Only setting the T bit prevents data cache movein
571 * Setting access rights to zero prevents instruction cache movein
573 * Note subtlety here: _PAGE_GATEWAY, _PAGE_EXEC and _PAGE_WRITE go
574 * to type field and _PAGE_READ goes to top bit of PL1
576 ldi (_PAGE_REFTRAP|_PAGE_READ|_PAGE_WRITE),\prot
578 * so if the opcode is one (i.e. this is a memory management
579 * instruction) nullify the next load so \prot is only T.
580 * Otherwise this is a normal data operation
582 cmpiclr,= 0x01,\tmp,%r0
583 ldi (_PAGE_DIRTY|_PAGE_READ|_PAGE_WRITE),\prot
584 depd,z \prot,8,7,\prot
586 * OK, it is in the temp alias region, check whether "from" or "to".
587 * Check "subtle" note in pacache.S re: r23/r26.
590 extrd,u,*= \va,41,1,%r0
592 extrw,u,= \va,9,1,%r0
594 or,COND(tr) %r23,%r0,\pte
600 * Align fault_vector_20 on 4K boundary so that both
601 * fault_vector_11 and fault_vector_20 are on the
602 * same page. This is only necessary as long as we
603 * write protect the kernel text, which we may stop
604 * doing once we use large page translations to cover
605 * the static part of the kernel address space.
612 ENTRY(fault_vector_20)
613 /* First vector is invalid (0) */
614 .ascii "cows can fly"
655 ENTRY(fault_vector_11)
656 /* First vector is invalid (0) */
657 .ascii "cows can fly"
695 /* Fault vector is separately protected and *must* be on its own page */
697 ENTRY(end_fault_vector)
699 .import handle_interruption,code
700 .import do_cpu_irq_mask,code
703 * r26 = function to be called
704 * r25 = argument to pass in
705 * r24 = flags for do_fork()
707 * Kernel threads don't ever return, so they don't need
708 * a true register context. We just save away the arguments
709 * for copy_thread/ret_ to properly set up the child.
712 #define CLONE_VM 0x100 /* Must agree with <linux/sched.h> */
713 #define CLONE_UNTRACED 0x00800000
716 ENTRY(__kernel_thread)
717 STREG %r2, -RP_OFFSET(%r30)
720 ldo PT_SZ_ALGN(%r30),%r30
722 /* Yo, function pointers in wide mode are little structs... -PB */
724 STREG %r2, PT_GR27(%r1) /* Store childs %dp */
727 STREG %r22, PT_GR22(%r1) /* save r22 (arg5) */
728 copy %r0, %r22 /* user_tid */
730 STREG %r26, PT_GR26(%r1) /* Store function & argument for child */
731 STREG %r25, PT_GR25(%r1)
732 ldil L%CLONE_UNTRACED, %r26
733 ldo CLONE_VM(%r26), %r26 /* Force CLONE_VM since only init_mm */
734 or %r26, %r24, %r26 /* will have kernel mappings. */
735 ldi 1, %r25 /* stack_start, signals kernel thread */
736 stw %r0, -52(%r30) /* user_tid */
738 ldo -16(%r30),%r29 /* Reference param save area */
741 copy %r1, %r24 /* pt_regs */
743 /* Parent Returns here */
745 LDREG -PT_SZ_ALGN-RP_OFFSET(%r30), %r2
746 ldo -PT_SZ_ALGN(%r30), %r30
749 ENDPROC(__kernel_thread)
754 * copy_thread moved args from temp save area set up above
755 * into task save area.
758 ENTRY(ret_from_kernel_thread)
760 /* Call schedule_tail first though */
761 BL schedule_tail, %r2
764 LDREG TI_TASK-THREAD_SZ_ALGN(%r30), %r1
765 LDREG TASK_PT_GR25(%r1), %r26
767 LDREG TASK_PT_GR27(%r1), %r27
768 LDREG TASK_PT_GR22(%r1), %r22
770 LDREG TASK_PT_GR26(%r1), %r1
775 ldo -16(%r30),%r29 /* Reference param save area */
776 loadgp /* Thread could have been in a module */
785 ENDPROC(ret_from_kernel_thread)
787 .import sys_execve, code
791 ldo PT_SZ_ALGN(%r30), %r30
792 STREG %r26, PT_GR26(%r16)
793 STREG %r25, PT_GR25(%r16)
794 STREG %r24, PT_GR24(%r16)
796 ldo -16(%r30),%r29 /* Reference param save area */
801 cmpib,=,n 0,%r28,intr_return /* forward */
803 /* yes, this will trap and die. */
812 * struct task_struct *_switch_to(struct task_struct *prev,
813 * struct task_struct *next)
815 * switch kernel stacks and return prev */
817 STREG %r2, -RP_OFFSET(%r30)
822 load32 _switch_to_ret, %r2
824 STREG %r2, TASK_PT_KPC(%r26)
825 LDREG TASK_PT_KPC(%r25), %r2
827 STREG %r30, TASK_PT_KSP(%r26)
828 LDREG TASK_PT_KSP(%r25), %r30
829 LDREG TASK_THREAD_INFO(%r25), %r25
834 mtctl %r0, %cr0 /* Needed for single stepping */
838 LDREG -RP_OFFSET(%r30), %r2
844 * Common rfi return path for interruptions, kernel execve, and
845 * sys_rt_sigreturn (sometimes). The sys_rt_sigreturn syscall will
846 * return via this path if the signal was received when the process
847 * was running; if the process was blocked on a syscall then the
848 * normal syscall_exit path is used. All syscalls for traced
849 * proceses exit via intr_restore.
851 * XXX If any syscalls that change a processes space id ever exit
852 * this way, then we will need to copy %sr3 in to PT_SR[3..7], and
859 ENTRY(syscall_exit_rfi)
861 LDREG TI_TASK(%r16), %r16 /* thread_info -> task_struct */
862 ldo TASK_REGS(%r16),%r16
863 /* Force iaoq to userspace, as the user has had access to our current
864 * context via sigcontext. Also Filter the PSW for the same reason.
866 LDREG PT_IAOQ0(%r16),%r19
868 STREG %r19,PT_IAOQ0(%r16)
869 LDREG PT_IAOQ1(%r16),%r19
871 STREG %r19,PT_IAOQ1(%r16)
872 LDREG PT_PSW(%r16),%r19
873 load32 USER_PSW_MASK,%r1
875 load32 USER_PSW_HI_MASK,%r20
878 and %r19,%r1,%r19 /* Mask out bits that user shouldn't play with */
880 or %r19,%r1,%r19 /* Make sure default USER_PSW bits are set */
881 STREG %r19,PT_PSW(%r16)
884 * If we aren't being traced, we never saved space registers
885 * (we don't store them in the sigcontext), so set them
886 * to "proper" values now (otherwise we'll wind up restoring
887 * whatever was last stored in the task structure, which might
888 * be inconsistent if an interrupt occurred while on the gateway
889 * page). Note that we may be "trashing" values the user put in
890 * them, but we don't support the user changing them.
893 STREG %r0,PT_SR2(%r16)
895 STREG %r19,PT_SR0(%r16)
896 STREG %r19,PT_SR1(%r16)
897 STREG %r19,PT_SR3(%r16)
898 STREG %r19,PT_SR4(%r16)
899 STREG %r19,PT_SR5(%r16)
900 STREG %r19,PT_SR6(%r16)
901 STREG %r19,PT_SR7(%r16)
904 /* NOTE: Need to enable interrupts incase we schedule. */
909 /* check for reschedule */
911 LDREG TI_FLAGS(%r1),%r19 /* sched.h: TIF_NEED_RESCHED */
912 bb,<,n %r19,31-TIF_NEED_RESCHED,intr_do_resched /* forward */
914 .import do_notify_resume,code
918 LDREG TI_FLAGS(%r1),%r19
919 ldi (_TIF_SIGPENDING|_TIF_RESTORE_SIGMASK|_TIF_NOTIFY_RESUME), %r20
920 and,COND(<>) %r19, %r20, %r0
921 b,n intr_restore /* skip past if we've nothing to do */
923 /* This check is critical to having LWS
924 * working. The IASQ is zero on the gateway
925 * page and we cannot deliver any signals until
926 * we get off the gateway page.
928 * Only do signals if we are returning to user space
930 LDREG PT_IASQ0(%r16), %r20
931 cmpib,COND(=),n 0,%r20,intr_restore /* backward */
932 LDREG PT_IASQ1(%r16), %r20
933 cmpib,COND(=),n 0,%r20,intr_restore /* backward */
935 copy %r0, %r25 /* long in_syscall = 0 */
937 ldo -16(%r30),%r29 /* Reference param save area */
940 BL do_notify_resume,%r2
941 copy %r16, %r26 /* struct pt_regs *regs */
947 ldo PT_FR31(%r29),%r1
951 /* inverse of virt_map */
953 rsm PSW_SM_QUIET,%r0 /* prepare for rfi */
956 /* Restore space id's and special cr's from PT_REGS
957 * structure pointed to by r29
961 /* IMPORTANT: rest_stack restores r29 last (we are using it)!
962 * It also restores r1 and r30.
969 #ifndef CONFIG_PREEMPT
970 # define intr_do_preempt intr_restore
971 #endif /* !CONFIG_PREEMPT */
973 .import schedule,code
975 /* Only call schedule on return to userspace. If we're returning
976 * to kernel space, we may schedule if CONFIG_PREEMPT, otherwise
977 * we jump back to intr_restore.
979 LDREG PT_IASQ0(%r16), %r20
980 cmpib,COND(=) 0, %r20, intr_do_preempt
982 LDREG PT_IASQ1(%r16), %r20
983 cmpib,COND(=) 0, %r20, intr_do_preempt
987 ldo -16(%r30),%r29 /* Reference param save area */
990 ldil L%intr_check_sig, %r2
994 load32 schedule, %r20
997 ldo R%intr_check_sig(%r2), %r2
999 /* preempt the current task on returning to kernel
1000 * mode from an interrupt, iff need_resched is set,
1001 * and preempt_count is 0. otherwise, we continue on
1002 * our merry way back to the current running task.
1004 #ifdef CONFIG_PREEMPT
1005 .import preempt_schedule_irq,code
1007 rsm PSW_SM_I, %r0 /* disable interrupts */
1009 /* current_thread_info()->preempt_count */
1011 LDREG TI_PRE_COUNT(%r1), %r19
1012 cmpib,COND(<>) 0, %r19, intr_restore /* if preempt_count > 0 */
1013 nop /* prev insn branched backwards */
1015 /* check if we interrupted a critical path */
1016 LDREG PT_PSW(%r16), %r20
1017 bb,<,n %r20, 31 - PSW_SM_I, intr_restore
1020 BL preempt_schedule_irq, %r2
1023 b,n intr_restore /* ssm PSW_SM_I done by intr_restore */
1024 #endif /* CONFIG_PREEMPT */
1027 * External interrupts.
1031 cmpib,COND(=),n 0,%r16,1f
1043 ldo PT_FR0(%r29), %r24
1048 copy %r29, %r26 /* arg0 is pt_regs */
1049 copy %r29, %r16 /* save pt_regs */
1051 ldil L%intr_return, %r2
1054 ldo -16(%r30),%r29 /* Reference param save area */
1058 ldo R%intr_return(%r2), %r2 /* return to intr_return, not here */
1059 ENDPROC(syscall_exit_rfi)
1062 /* Generic interruptions (illegal insn, unaligned, page fault, etc) */
1064 ENTRY(intr_save) /* for os_hpmc */
1066 cmpib,COND(=),n 0,%r16,1f
1078 /* If this trap is a itlb miss, skip saving/adjusting isr/ior */
1081 * FIXME: 1) Use a #define for the hardwired "6" below (and in
1083 * 2) Once we start executing code above 4 Gb, we need
1084 * to adjust iasq/iaoq here in the same way we
1085 * adjust isr/ior below.
1088 cmpib,COND(=),n 6,%r26,skip_save_ior
1091 mfctl %cr20, %r16 /* isr */
1092 nop /* serialize mfctl on PA 2.0 to avoid 4 cycle penalty */
1093 mfctl %cr21, %r17 /* ior */
1098 * If the interrupted code was running with W bit off (32 bit),
1099 * clear the b bits (bits 0 & 1) in the ior.
1100 * save_specials left ipsw value in r8 for us to test.
1102 extrd,u,*<> %r8,PSW_W_BIT,1,%r0
1106 * FIXME: This code has hardwired assumptions about the split
1107 * between space bits and offset bits. This will change
1108 * when we allow alternate page sizes.
1111 /* adjust isr/ior. */
1112 extrd,u %r16,63,SPACEID_SHIFT,%r1 /* get high bits from isr for ior */
1113 depd %r1,31,SPACEID_SHIFT,%r17 /* deposit them into ior */
1114 depdi 0,63,SPACEID_SHIFT,%r16 /* clear them from isr */
1116 STREG %r16, PT_ISR(%r29)
1117 STREG %r17, PT_IOR(%r29)
1124 ldo PT_FR0(%r29), %r25
1129 copy %r29, %r25 /* arg1 is pt_regs */
1131 ldo -16(%r30),%r29 /* Reference param save area */
1134 ldil L%intr_check_sig, %r2
1135 copy %r25, %r16 /* save pt_regs */
1137 b handle_interruption
1138 ldo R%intr_check_sig(%r2), %r2
1143 * Note for all tlb miss handlers:
1145 * cr24 contains a pointer to the kernel address space
1148 * cr25 contains a pointer to the current user address
1149 * space page directory.
1151 * sr3 will contain the space id of the user address space
1152 * of the current running thread while that thread is
1153 * running in the kernel.
1157 * register number allocations. Note that these are all
1158 * in the shadowed registers
1161 t0 = r1 /* temporary register 0 */
1162 va = r8 /* virtual address for which the trap occurred */
1163 t1 = r9 /* temporary register 1 */
1164 pte = r16 /* pte/phys page # */
1165 prot = r17 /* prot bits */
1166 spc = r24 /* space for which the trap occurred */
1167 ptp = r25 /* page directory/page table pointer */
1172 space_adjust spc,va,t0
1174 space_check spc,t0,dtlb_fault
1176 L3_ptep ptp,pte,t0,va,dtlb_check_alias_20w
1178 update_ptep ptp,pte,t0,t1
1180 make_insert_tlb spc,pte,prot
1187 dtlb_check_alias_20w:
1188 do_alias spc,t0,t1,va,pte,prot,dtlb_fault
1196 space_adjust spc,va,t0
1198 space_check spc,t0,nadtlb_fault
1200 L3_ptep ptp,pte,t0,va,nadtlb_check_alias_20w
1202 update_ptep ptp,pte,t0,t1
1204 make_insert_tlb spc,pte,prot
1211 nadtlb_check_alias_20w:
1212 do_alias spc,t0,t1,va,pte,prot,nadtlb_emulate
1224 space_check spc,t0,dtlb_fault
1226 L2_ptep ptp,pte,t0,va,dtlb_check_alias_11
1228 update_ptep ptp,pte,t0,t1
1230 make_insert_tlb_11 spc,pte,prot
1232 mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
1235 idtlba pte,(%sr1,va)
1236 idtlbp prot,(%sr1,va)
1238 mtsp t0, %sr1 /* Restore sr1 */
1243 dtlb_check_alias_11:
1244 do_alias spc,t0,t1,va,pte,prot,dtlb_fault
1255 space_check spc,t0,nadtlb_fault
1257 L2_ptep ptp,pte,t0,va,nadtlb_check_alias_11
1259 update_ptep ptp,pte,t0,t1
1261 make_insert_tlb_11 spc,pte,prot
1264 mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
1267 idtlba pte,(%sr1,va)
1268 idtlbp prot,(%sr1,va)
1270 mtsp t0, %sr1 /* Restore sr1 */
1275 nadtlb_check_alias_11:
1276 do_alias spc,t0,t1,va,pte,prot,nadtlb_emulate
1285 space_adjust spc,va,t0
1287 space_check spc,t0,dtlb_fault
1289 L2_ptep ptp,pte,t0,va,dtlb_check_alias_20
1291 update_ptep ptp,pte,t0,t1
1293 make_insert_tlb spc,pte,prot
1302 dtlb_check_alias_20:
1303 do_alias spc,t0,t1,va,pte,prot,dtlb_fault
1313 space_check spc,t0,nadtlb_fault
1315 L2_ptep ptp,pte,t0,va,nadtlb_check_alias_20
1317 update_ptep ptp,pte,t0,t1
1319 make_insert_tlb spc,pte,prot
1328 nadtlb_check_alias_20:
1329 do_alias spc,t0,t1,va,pte,prot,nadtlb_emulate
1341 * Non access misses can be caused by fdc,fic,pdc,lpa,probe and
1342 * probei instructions. We don't want to fault for these
1343 * instructions (not only does it not make sense, it can cause
1344 * deadlocks, since some flushes are done with the mmap
1345 * semaphore held). If the translation doesn't exist, we can't
1346 * insert a translation, so have to emulate the side effects
1347 * of the instruction. Since we don't insert a translation
1348 * we can get a lot of faults during a flush loop, so it makes
1349 * sense to try to do it here with minimum overhead. We only
1350 * emulate fdc,fic,pdc,probew,prober instructions whose base
1351 * and index registers are not shadowed. We defer everything
1352 * else to the "slow" path.
1355 mfctl %cr19,%r9 /* Get iir */
1357 /* PA 2.0 Arch Ref. Book pg 382 has a good description of the insn bits.
1358 Checks for fdc,fdce,pdc,"fic,4f",prober,probeir,probew, probeiw */
1360 /* Checks for fdc,fdce,pdc,"fic,4f" only */
1363 cmpb,<>,n %r16,%r17,nadtlb_probe_check
1364 bb,>=,n %r9,26,nadtlb_nullify /* m bit not set, just nullify */
1365 BL get_register,%r25
1366 extrw,u %r9,15,5,%r8 /* Get index register # */
1367 cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
1369 BL get_register,%r25
1370 extrw,u %r9,10,5,%r8 /* Get base register # */
1371 cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
1372 BL set_register,%r25
1373 add,l %r1,%r24,%r1 /* doesn't affect c/b bits */
1378 or %r8,%r9,%r8 /* Set PSW_N */
1385 When there is no translation for the probe address then we
1386 must nullify the insn and return zero in the target regsiter.
1387 This will indicate to the calling code that it does not have
1388 write/read privileges to this address.
1390 This should technically work for prober and probew in PA 1.1,
1391 and also probe,r and probe,w in PA 2.0
1393 WARNING: USE ONLY NON-SHADOW REGISTERS WITH PROBE INSN!
1394 THE SLOW-PATH EMULATION HAS NOT BEEN WRITTEN YET.
1400 cmpb,<>,n %r16,%r17,nadtlb_fault /* Must be probe,[rw]*/
1401 BL get_register,%r25 /* Find the target register */
1402 extrw,u %r9,31,5,%r8 /* Get target register */
1403 cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
1404 BL set_register,%r25
1405 copy %r0,%r1 /* Write zero to target register */
1406 b nadtlb_nullify /* Nullify return insn */
1414 * I miss is a little different, since we allow users to fault
1415 * on the gateway page which is in the kernel address space.
1418 space_adjust spc,va,t0
1420 space_check spc,t0,itlb_fault
1422 L3_ptep ptp,pte,t0,va,itlb_fault
1424 update_ptep ptp,pte,t0,t1
1426 make_insert_tlb spc,pte,prot
1436 * I miss is a little different, since we allow users to fault
1437 * on the gateway page which is in the kernel address space.
1440 space_adjust spc,va,t0
1442 space_check spc,t0,naitlb_fault
1444 L3_ptep ptp,pte,t0,va,naitlb_check_alias_20w
1446 update_ptep ptp,pte,t0,t1
1448 make_insert_tlb spc,pte,prot
1455 naitlb_check_alias_20w:
1456 do_alias spc,t0,t1,va,pte,prot,naitlb_fault
1468 space_check spc,t0,itlb_fault
1470 L2_ptep ptp,pte,t0,va,itlb_fault
1472 update_ptep ptp,pte,t0,t1
1474 make_insert_tlb_11 spc,pte,prot
1476 mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
1479 iitlba pte,(%sr1,va)
1480 iitlbp prot,(%sr1,va)
1482 mtsp t0, %sr1 /* Restore sr1 */
1490 space_check spc,t0,naitlb_fault
1492 L2_ptep ptp,pte,t0,va,naitlb_check_alias_11
1494 update_ptep ptp,pte,t0,t1
1496 make_insert_tlb_11 spc,pte,prot
1498 mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
1501 iitlba pte,(%sr1,va)
1502 iitlbp prot,(%sr1,va)
1504 mtsp t0, %sr1 /* Restore sr1 */
1509 naitlb_check_alias_11:
1510 do_alias spc,t0,t1,va,pte,prot,itlb_fault
1512 iitlba pte,(%sr0, va)
1513 iitlbp prot,(%sr0, va)
1522 space_check spc,t0,itlb_fault
1524 L2_ptep ptp,pte,t0,va,itlb_fault
1526 update_ptep ptp,pte,t0,t1
1528 make_insert_tlb spc,pte,prot
1540 space_check spc,t0,naitlb_fault
1542 L2_ptep ptp,pte,t0,va,naitlb_check_alias_20
1544 update_ptep ptp,pte,t0,t1
1546 make_insert_tlb spc,pte,prot
1555 naitlb_check_alias_20:
1556 do_alias spc,t0,t1,va,pte,prot,naitlb_fault
1568 space_adjust spc,va,t0
1570 space_check spc,t0,dbit_fault
1572 L3_ptep ptp,pte,t0,va,dbit_fault
1575 cmpib,COND(=),n 0,spc,dbit_nolock_20w
1576 load32 PA(pa_dbit_lock),t0
1580 cmpib,COND(=) 0,t1,dbit_spin_20w
1585 update_dirty ptp,pte,t1
1587 make_insert_tlb spc,pte,prot
1591 cmpib,COND(=),n 0,spc,dbit_nounlock_20w
1606 space_check spc,t0,dbit_fault
1608 L2_ptep ptp,pte,t0,va,dbit_fault
1611 cmpib,COND(=),n 0,spc,dbit_nolock_11
1612 load32 PA(pa_dbit_lock),t0
1616 cmpib,= 0,t1,dbit_spin_11
1621 update_dirty ptp,pte,t1
1623 make_insert_tlb_11 spc,pte,prot
1625 mfsp %sr1,t1 /* Save sr1 so we can use it in tlb inserts */
1628 idtlba pte,(%sr1,va)
1629 idtlbp prot,(%sr1,va)
1631 mtsp t1, %sr1 /* Restore sr1 */
1633 cmpib,COND(=),n 0,spc,dbit_nounlock_11
1646 space_check spc,t0,dbit_fault
1648 L2_ptep ptp,pte,t0,va,dbit_fault
1651 cmpib,COND(=),n 0,spc,dbit_nolock_20
1652 load32 PA(pa_dbit_lock),t0
1656 cmpib,= 0,t1,dbit_spin_20
1661 update_dirty ptp,pte,t1
1663 make_insert_tlb spc,pte,prot
1670 cmpib,COND(=),n 0,spc,dbit_nounlock_20
1681 .import handle_interruption,code
1685 ldi 31,%r8 /* Use an unused code */
1707 /* Register saving semantics for system calls:
1709 %r1 clobbered by system call macro in userspace
1710 %r2 saved in PT_REGS by gateway page
1711 %r3 - %r18 preserved by C code (saved by signal code)
1712 %r19 - %r20 saved in PT_REGS by gateway page
1713 %r21 - %r22 non-standard syscall args
1714 stored in kernel stack by gateway page
1715 %r23 - %r26 arg3-arg0, saved in PT_REGS by gateway page
1716 %r27 - %r30 saved in PT_REGS by gateway page
1717 %r31 syscall return pointer
1720 /* Floating point registers (FIXME: what do we do with these?)
1722 %fr0 - %fr3 status/exception, not preserved
1723 %fr4 - %fr7 arguments
1724 %fr8 - %fr11 not preserved by C code
1725 %fr12 - %fr21 preserved by C code
1726 %fr22 - %fr31 not preserved by C code
1729 .macro reg_save regs
1730 STREG %r3, PT_GR3(\regs)
1731 STREG %r4, PT_GR4(\regs)
1732 STREG %r5, PT_GR5(\regs)
1733 STREG %r6, PT_GR6(\regs)
1734 STREG %r7, PT_GR7(\regs)
1735 STREG %r8, PT_GR8(\regs)
1736 STREG %r9, PT_GR9(\regs)
1737 STREG %r10,PT_GR10(\regs)
1738 STREG %r11,PT_GR11(\regs)
1739 STREG %r12,PT_GR12(\regs)
1740 STREG %r13,PT_GR13(\regs)
1741 STREG %r14,PT_GR14(\regs)
1742 STREG %r15,PT_GR15(\regs)
1743 STREG %r16,PT_GR16(\regs)
1744 STREG %r17,PT_GR17(\regs)
1745 STREG %r18,PT_GR18(\regs)
1748 .macro reg_restore regs
1749 LDREG PT_GR3(\regs), %r3
1750 LDREG PT_GR4(\regs), %r4
1751 LDREG PT_GR5(\regs), %r5
1752 LDREG PT_GR6(\regs), %r6
1753 LDREG PT_GR7(\regs), %r7
1754 LDREG PT_GR8(\regs), %r8
1755 LDREG PT_GR9(\regs), %r9
1756 LDREG PT_GR10(\regs),%r10
1757 LDREG PT_GR11(\regs),%r11
1758 LDREG PT_GR12(\regs),%r12
1759 LDREG PT_GR13(\regs),%r13
1760 LDREG PT_GR14(\regs),%r14
1761 LDREG PT_GR15(\regs),%r15
1762 LDREG PT_GR16(\regs),%r16
1763 LDREG PT_GR17(\regs),%r17
1764 LDREG PT_GR18(\regs),%r18
1767 ENTRY(sys_fork_wrapper)
1768 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30), %r1
1769 ldo TASK_REGS(%r1),%r1
1772 STREG %r3, PT_CR27(%r1)
1774 STREG %r2,-RP_OFFSET(%r30)
1775 ldo FRAME_SIZE(%r30),%r30
1777 ldo -16(%r30),%r29 /* Reference param save area */
1780 /* These are call-clobbered registers and therefore
1781 also syscall-clobbered (we hope). */
1782 STREG %r2,PT_GR19(%r1) /* save for child */
1783 STREG %r30,PT_GR21(%r1)
1785 LDREG PT_GR30(%r1),%r25
1790 LDREG -RP_OFFSET-FRAME_SIZE(%r30),%r2
1792 ldo -FRAME_SIZE(%r30),%r30 /* get the stackframe */
1793 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
1794 ldo TASK_REGS(%r1),%r1 /* get pt regs */
1796 LDREG PT_CR27(%r1), %r3
1800 /* strace expects syscall # to be preserved in r20 */
1803 STREG %r20,PT_GR20(%r1)
1804 ENDPROC(sys_fork_wrapper)
1806 /* Set the return value for the child */
1808 BL schedule_tail, %r2
1811 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE-FRAME_SIZE(%r30), %r1
1812 LDREG TASK_PT_GR19(%r1),%r2
1815 ENDPROC(child_return)
1818 ENTRY(sys_clone_wrapper)
1819 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
1820 ldo TASK_REGS(%r1),%r1 /* get pt regs */
1823 STREG %r3, PT_CR27(%r1)
1825 STREG %r2,-RP_OFFSET(%r30)
1826 ldo FRAME_SIZE(%r30),%r30
1828 ldo -16(%r30),%r29 /* Reference param save area */
1831 /* WARNING - Clobbers r19 and r21, userspace must save these! */
1832 STREG %r2,PT_GR19(%r1) /* save for child */
1833 STREG %r30,PT_GR21(%r1)
1838 LDREG -RP_OFFSET-FRAME_SIZE(%r30),%r2
1839 ENDPROC(sys_clone_wrapper)
1842 ENTRY(sys_vfork_wrapper)
1843 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
1844 ldo TASK_REGS(%r1),%r1 /* get pt regs */
1847 STREG %r3, PT_CR27(%r1)
1849 STREG %r2,-RP_OFFSET(%r30)
1850 ldo FRAME_SIZE(%r30),%r30
1852 ldo -16(%r30),%r29 /* Reference param save area */
1855 STREG %r2,PT_GR19(%r1) /* save for child */
1856 STREG %r30,PT_GR21(%r1)
1862 LDREG -RP_OFFSET-FRAME_SIZE(%r30),%r2
1863 ENDPROC(sys_vfork_wrapper)
1866 .macro execve_wrapper execve
1867 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
1868 ldo TASK_REGS(%r1),%r1 /* get pt regs */
1871 * Do we need to save/restore r3-r18 here?
1872 * I don't think so. why would new thread need old
1873 * threads registers?
1876 /* %arg0 - %arg3 are already saved for us. */
1878 STREG %r2,-RP_OFFSET(%r30)
1879 ldo FRAME_SIZE(%r30),%r30
1881 ldo -16(%r30),%r29 /* Reference param save area */
1886 ldo -FRAME_SIZE(%r30),%r30
1887 LDREG -RP_OFFSET(%r30),%r2
1889 /* If exec succeeded we need to load the args */
1892 cmpb,>>= %r28,%r1,error_\execve
1901 ENTRY(sys_execve_wrapper)
1902 execve_wrapper sys_execve
1903 ENDPROC(sys_execve_wrapper)
1906 .import sys32_execve
1907 ENTRY(sys32_execve_wrapper)
1908 execve_wrapper sys32_execve
1909 ENDPROC(sys32_execve_wrapper)
1912 ENTRY(sys_rt_sigreturn_wrapper)
1913 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r26
1914 ldo TASK_REGS(%r26),%r26 /* get pt regs */
1915 /* Don't save regs, we are going to restore them from sigcontext. */
1916 STREG %r2, -RP_OFFSET(%r30)
1918 ldo FRAME_SIZE(%r30), %r30
1919 BL sys_rt_sigreturn,%r2
1920 ldo -16(%r30),%r29 /* Reference param save area */
1922 BL sys_rt_sigreturn,%r2
1923 ldo FRAME_SIZE(%r30), %r30
1926 ldo -FRAME_SIZE(%r30), %r30
1927 LDREG -RP_OFFSET(%r30), %r2
1929 /* FIXME: I think we need to restore a few more things here. */
1930 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
1931 ldo TASK_REGS(%r1),%r1 /* get pt regs */
1934 /* If the signal was received while the process was blocked on a
1935 * syscall, then r2 will take us to syscall_exit; otherwise r2 will
1936 * take us to syscall_exit_rfi and on to intr_return.
1939 LDREG PT_GR28(%r1),%r28 /* reload original r28 for syscall_exit */
1940 ENDPROC(sys_rt_sigreturn_wrapper)
1942 ENTRY(sys_sigaltstack_wrapper)
1943 /* Get the user stack pointer */
1944 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
1945 ldo TASK_REGS(%r1),%r24 /* get pt regs */
1946 LDREG TASK_PT_GR30(%r24),%r24
1947 STREG %r2, -RP_OFFSET(%r30)
1949 ldo FRAME_SIZE(%r30), %r30
1950 BL do_sigaltstack,%r2
1951 ldo -16(%r30),%r29 /* Reference param save area */
1953 BL do_sigaltstack,%r2
1954 ldo FRAME_SIZE(%r30), %r30
1957 ldo -FRAME_SIZE(%r30), %r30
1958 LDREG -RP_OFFSET(%r30), %r2
1961 ENDPROC(sys_sigaltstack_wrapper)
1964 ENTRY(sys32_sigaltstack_wrapper)
1965 /* Get the user stack pointer */
1966 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r24
1967 LDREG TASK_PT_GR30(%r24),%r24
1968 STREG %r2, -RP_OFFSET(%r30)
1969 ldo FRAME_SIZE(%r30), %r30
1970 BL do_sigaltstack32,%r2
1971 ldo -16(%r30),%r29 /* Reference param save area */
1973 ldo -FRAME_SIZE(%r30), %r30
1974 LDREG -RP_OFFSET(%r30), %r2
1977 ENDPROC(sys32_sigaltstack_wrapper)
1981 /* NOTE: HP-UX syscalls also come through here
1982 * after hpux_syscall_exit fixes up return
1985 /* NOTE: Not all syscalls exit this way. rt_sigreturn will exit
1986 * via syscall_exit_rfi if the signal was received while the process
1990 /* save return value now */
1993 LDREG TI_TASK(%r1),%r1
1994 STREG %r28,TASK_PT_GR28(%r1)
1997 /* <linux/personality.h> cannot be easily included */
1998 #define PER_HPUX 0x10
1999 ldw TASK_PERSONALITY(%r1),%r19
2001 /* We can't use "CMPIB<> PER_HPUX" since "im5" field is sign extended */
2002 ldo -PER_HPUX(%r19), %r19
2003 cmpib,COND(<>),n 0,%r19,1f
2005 /* Save other hpux returns if personality is PER_HPUX */
2006 STREG %r22,TASK_PT_GR22(%r1)
2007 STREG %r29,TASK_PT_GR29(%r1)
2010 #endif /* CONFIG_HPUX */
2012 /* Seems to me that dp could be wrong here, if the syscall involved
2013 * calling a module, and nothing got round to restoring dp on return.
2017 syscall_check_resched:
2019 /* check for reschedule */
2021 LDREG TI_FLAGS-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r19 /* long */
2022 bb,<,n %r19, 31-TIF_NEED_RESCHED, syscall_do_resched /* forward */
2024 .import do_signal,code
2026 LDREG TI_FLAGS-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r19
2027 ldi (_TIF_SIGPENDING|_TIF_RESTORE_SIGMASK), %r26
2028 and,COND(<>) %r19, %r26, %r0
2029 b,n syscall_restore /* skip past if we've nothing to do */
2032 /* Save callee-save registers (for sigcontext).
2033 * FIXME: After this point the process structure should be
2034 * consistent with all the relevant state of the process
2035 * before the syscall. We need to verify this.
2037 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
2038 ldo TASK_REGS(%r1), %r26 /* struct pt_regs *regs */
2042 ldo -16(%r30),%r29 /* Reference param save area */
2045 BL do_notify_resume,%r2
2046 ldi 1, %r25 /* long in_syscall = 1 */
2048 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
2049 ldo TASK_REGS(%r1), %r20 /* reload pt_regs */
2052 b,n syscall_check_sig
2055 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
2057 /* Are we being ptraced? */
2058 ldw TASK_FLAGS(%r1),%r19
2059 ldi (_TIF_SINGLESTEP|_TIF_BLOCKSTEP),%r2
2060 and,COND(=) %r19,%r2,%r0
2061 b,n syscall_restore_rfi
2063 ldo TASK_PT_FR31(%r1),%r19 /* reload fpregs */
2066 LDREG TASK_PT_SAR(%r1),%r19 /* restore SAR */
2069 LDREG TASK_PT_GR2(%r1),%r2 /* restore user rp */
2070 LDREG TASK_PT_GR19(%r1),%r19
2071 LDREG TASK_PT_GR20(%r1),%r20
2072 LDREG TASK_PT_GR21(%r1),%r21
2073 LDREG TASK_PT_GR22(%r1),%r22
2074 LDREG TASK_PT_GR23(%r1),%r23
2075 LDREG TASK_PT_GR24(%r1),%r24
2076 LDREG TASK_PT_GR25(%r1),%r25
2077 LDREG TASK_PT_GR26(%r1),%r26
2078 LDREG TASK_PT_GR27(%r1),%r27 /* restore user dp */
2079 LDREG TASK_PT_GR28(%r1),%r28 /* syscall return value */
2080 LDREG TASK_PT_GR29(%r1),%r29
2081 LDREG TASK_PT_GR31(%r1),%r31 /* restore syscall rp */
2083 /* NOTE: We use rsm/ssm pair to make this operation atomic */
2084 LDREG TASK_PT_GR30(%r1),%r1 /* Get user sp */
2086 copy %r1,%r30 /* Restore user sp */
2087 mfsp %sr3,%r1 /* Get user space id */
2088 mtsp %r1,%sr7 /* Restore sr7 */
2091 /* Set sr2 to zero for userspace syscalls to work. */
2093 mtsp %r1,%sr4 /* Restore sr4 */
2094 mtsp %r1,%sr5 /* Restore sr5 */
2095 mtsp %r1,%sr6 /* Restore sr6 */
2097 depi 3,31,2,%r31 /* ensure return to user mode. */
2100 /* decide whether to reset the wide mode bit
2102 * For a syscall, the W bit is stored in the lowest bit
2103 * of sp. Extract it and reset W if it is zero */
2104 extrd,u,*<> %r30,63,1,%r1
2106 /* now reset the lowest bit of sp if it was set */
2109 be,n 0(%sr3,%r31) /* return to user space */
2111 /* We have to return via an RFI, so that PSW T and R bits can be set
2113 * This sets up pt_regs so we can return via intr_restore, which is not
2114 * the most efficient way of doing things, but it works.
2116 syscall_restore_rfi:
2117 ldo -1(%r0),%r2 /* Set recovery cntr to -1 */
2118 mtctl %r2,%cr0 /* for immediate trap */
2119 LDREG TASK_PT_PSW(%r1),%r2 /* Get old PSW */
2120 ldi 0x0b,%r20 /* Create new PSW */
2121 depi -1,13,1,%r20 /* C, Q, D, and I bits */
2123 /* The values of SINGLESTEP_BIT and BLOCKSTEP_BIT are
2124 * set in thread_info.h and converted to PA bitmap
2125 * numbers in asm-offsets.c */
2127 /* if ((%r19.SINGLESTEP_BIT)) { %r20.27=1} */
2128 extru,= %r19,TIF_SINGLESTEP_PA_BIT,1,%r0
2129 depi -1,27,1,%r20 /* R bit */
2131 /* if ((%r19.BLOCKSTEP_BIT)) { %r20.7=1} */
2132 extru,= %r19,TIF_BLOCKSTEP_PA_BIT,1,%r0
2133 depi -1,7,1,%r20 /* T bit */
2135 STREG %r20,TASK_PT_PSW(%r1)
2137 /* Always store space registers, since sr3 can be changed (e.g. fork) */
2140 STREG %r25,TASK_PT_SR3(%r1)
2141 STREG %r25,TASK_PT_SR4(%r1)
2142 STREG %r25,TASK_PT_SR5(%r1)
2143 STREG %r25,TASK_PT_SR6(%r1)
2144 STREG %r25,TASK_PT_SR7(%r1)
2145 STREG %r25,TASK_PT_IASQ0(%r1)
2146 STREG %r25,TASK_PT_IASQ1(%r1)
2149 /* Now if old D bit is clear, it means we didn't save all registers
2150 * on syscall entry, so do that now. This only happens on TRACEME
2151 * calls, or if someone attached to us while we were on a syscall.
2152 * We could make this more efficient by not saving r3-r18, but
2153 * then we wouldn't be able to use the common intr_restore path.
2154 * It is only for traced processes anyway, so performance is not
2157 bb,< %r2,30,pt_regs_ok /* Branch if D set */
2158 ldo TASK_REGS(%r1),%r25
2159 reg_save %r25 /* Save r3 to r18 */
2161 /* Save the current sr */
2163 STREG %r2,TASK_PT_SR0(%r1)
2165 /* Save the scratch sr */
2167 STREG %r2,TASK_PT_SR1(%r1)
2169 /* sr2 should be set to zero for userspace syscalls */
2170 STREG %r0,TASK_PT_SR2(%r1)
2173 LDREG TASK_PT_GR31(%r1),%r2
2174 depi 3,31,2,%r2 /* ensure return to user mode. */
2175 STREG %r2,TASK_PT_IAOQ0(%r1)
2177 STREG %r2,TASK_PT_IAOQ1(%r1)
2182 .import schedule,code
2186 ldo -16(%r30),%r29 /* Reference param save area */
2190 b syscall_check_resched /* if resched, we start over again */
2192 ENDPROC(syscall_exit)
2195 #ifdef CONFIG_FUNCTION_TRACER
2196 .import ftrace_function_trampoline,code
2199 b ftrace_function_trampoline
2203 ENTRY(return_to_handler)
2204 load32 return_trampoline, %rp
2207 b ftrace_return_to_handler
2218 ENDPROC(return_to_handler)
2219 #endif /* CONFIG_FUNCTION_TRACER */
2224 * get_register is used by the non access tlb miss handlers to
2225 * copy the value of the general register specified in r8 into
2226 * r1. This routine can't be used for shadowed registers, since
2227 * the rfir will restore the original value. So, for the shadowed
2228 * registers we put a -1 into r1 to indicate that the register
2229 * should not be used (the register being copied could also have
2230 * a -1 in it, but that is OK, it just means that we will have
2231 * to use the slow path instead).
2235 bv %r0(%r25) /* r0 */
2237 bv %r0(%r25) /* r1 - shadowed */
2239 bv %r0(%r25) /* r2 */
2241 bv %r0(%r25) /* r3 */
2243 bv %r0(%r25) /* r4 */
2245 bv %r0(%r25) /* r5 */
2247 bv %r0(%r25) /* r6 */
2249 bv %r0(%r25) /* r7 */
2251 bv %r0(%r25) /* r8 - shadowed */
2253 bv %r0(%r25) /* r9 - shadowed */
2255 bv %r0(%r25) /* r10 */
2257 bv %r0(%r25) /* r11 */
2259 bv %r0(%r25) /* r12 */
2261 bv %r0(%r25) /* r13 */
2263 bv %r0(%r25) /* r14 */
2265 bv %r0(%r25) /* r15 */
2267 bv %r0(%r25) /* r16 - shadowed */
2269 bv %r0(%r25) /* r17 - shadowed */
2271 bv %r0(%r25) /* r18 */
2273 bv %r0(%r25) /* r19 */
2275 bv %r0(%r25) /* r20 */
2277 bv %r0(%r25) /* r21 */
2279 bv %r0(%r25) /* r22 */
2281 bv %r0(%r25) /* r23 */
2283 bv %r0(%r25) /* r24 - shadowed */
2285 bv %r0(%r25) /* r25 - shadowed */
2287 bv %r0(%r25) /* r26 */
2289 bv %r0(%r25) /* r27 */
2291 bv %r0(%r25) /* r28 */
2293 bv %r0(%r25) /* r29 */
2295 bv %r0(%r25) /* r30 */
2297 bv %r0(%r25) /* r31 */
2303 * set_register is used by the non access tlb miss handlers to
2304 * copy the value of r1 into the general register specified in
2309 bv %r0(%r25) /* r0 (silly, but it is a place holder) */
2311 bv %r0(%r25) /* r1 */
2313 bv %r0(%r25) /* r2 */
2315 bv %r0(%r25) /* r3 */
2317 bv %r0(%r25) /* r4 */
2319 bv %r0(%r25) /* r5 */
2321 bv %r0(%r25) /* r6 */
2323 bv %r0(%r25) /* r7 */
2325 bv %r0(%r25) /* r8 */
2327 bv %r0(%r25) /* r9 */
2329 bv %r0(%r25) /* r10 */
2331 bv %r0(%r25) /* r11 */
2333 bv %r0(%r25) /* r12 */
2335 bv %r0(%r25) /* r13 */
2337 bv %r0(%r25) /* r14 */
2339 bv %r0(%r25) /* r15 */
2341 bv %r0(%r25) /* r16 */
2343 bv %r0(%r25) /* r17 */
2345 bv %r0(%r25) /* r18 */
2347 bv %r0(%r25) /* r19 */
2349 bv %r0(%r25) /* r20 */
2351 bv %r0(%r25) /* r21 */
2353 bv %r0(%r25) /* r22 */
2355 bv %r0(%r25) /* r23 */
2357 bv %r0(%r25) /* r24 */
2359 bv %r0(%r25) /* r25 */
2361 bv %r0(%r25) /* r26 */
2363 bv %r0(%r25) /* r27 */
2365 bv %r0(%r25) /* r28 */
2367 bv %r0(%r25) /* r29 */
2369 bv %r0(%r25) /* r30 */
2371 bv %r0(%r25) /* r31 */