1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2018 Stefan Roese <sr@denx.de>
14 #include <linux/sizes.h>
19 #ifdef CONFIG_BOOT_ROM
20 int mach_cpu_init(void)
30 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE, SZ_256M);
35 int print_cpuinfo(void)
37 static const char * const boot_str[] = { "PLL (3-Byte SPI Addr)",
38 "PLL (4-Byte SPI Addr)",
39 "XTAL (3-Byte SPI Addr)",
40 "XTAL (4-Byte SPI Addr)" };
41 const void *blob = gd->fdt_blob;
42 void __iomem *sysc_base;
43 char buf[STR_LEN + 1];
50 /* Get system controller base address */
51 node = fdt_node_offset_by_compatible(blob, -1, "ralink,mt7620a-sysc");
53 return -FDT_ERR_NOTFOUND;
55 base = fdtdec_get_addr_size_auto_noparent(blob, node, "reg",
57 if (base == FDT_ADDR_T_NONE)
60 sysc_base = ioremap_nocache(base, size);
62 str = (char *)sysc_base + MT76XX_CHIPID_OFFS;
63 snprintf(buf, STR_LEN + 1, "%s", str);
64 val = readl(sysc_base + MT76XX_CHIP_REV_ID_OFFS);
65 printf("CPU: %-*s Rev %ld.%ld - ", STR_LEN, buf,
66 (val & GENMASK(11, 8)) >> 8, val & GENMASK(3, 0));
68 val = (readl(sysc_base + MT76XX_SYSCFG0_OFFS) & GENMASK(3, 1)) >> 1;
69 printf("Boot from %s\n", boot_str[val]);
74 int last_stage_init(void)
81 printf("Can't allocate buffer for cache cleanup copy!\n");
86 * It has been noticed, that sometimes the d-cache is not in a
87 * "clean-state" when U-Boot is running on MT7688. This was
88 * detected when using the ethernet driver (which uses d-cache)
89 * and a TFTP command does not complete. Copying an area of 64KiB
90 * in DDR at a very late bootup time in U-Boot, directly before
91 * calling into the prompt, seems to fix this issue.
93 memcpy(dst, src, SZ_64K);