2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2007 MIPS Technologies, Inc.
7 * Copyright (C) 2007 Ralf Baechle <ralf@linux-mips.org>
9 #include <linux/clockchips.h>
10 #include <linux/interrupt.h>
11 #include <linux/percpu.h>
12 #include <linux/smp.h>
13 #include <linux/irq.h>
15 #include <asm/smtc_ipi.h>
17 #include <asm/cevt-r4k.h>
21 * The SMTC Kernel for the 34K, 1004K, et. al. replaces several
22 * of these routines with SMTC-specific variants.
25 #ifndef CONFIG_MIPS_MT_SMTC
27 static int mips_next_event(unsigned long delta,
28 struct clock_event_device *evt)
33 cnt = read_c0_count();
35 write_c0_compare(cnt);
36 res = ((int)(read_c0_count() - cnt) >= 0) ? -ETIME : 0;
40 #endif /* CONFIG_MIPS_MT_SMTC */
42 void mips_set_clock_mode(enum clock_event_mode mode,
43 struct clock_event_device *evt)
45 /* Nothing to do ... */
48 DEFINE_PER_CPU(struct clock_event_device, mips_clockevent_device);
49 int cp0_timer_irq_installed;
51 #ifndef CONFIG_MIPS_MT_SMTC
53 irqreturn_t c0_compare_interrupt(int irq, void *dev_id)
55 const int r2 = cpu_has_mips_r2;
56 struct clock_event_device *cd;
57 int cpu = smp_processor_id();
61 * Before R2 of the architecture there was no way to see if a
62 * performance counter interrupt was pending, so we have to run
63 * the performance counter interrupt handler anyway.
65 if (handle_perf_irq(r2))
69 * The same applies to performance counter interrupts. But with the
70 * above we now know that the reason we got here must be a timer
71 * interrupt. Being the paranoiacs we are we check anyway.
73 if (!r2 || (read_c0_cause() & (1 << 30))) {
74 /* Clear Count/Compare Interrupt */
75 write_c0_compare(read_c0_compare());
76 cd = &per_cpu(mips_clockevent_device, cpu);
77 cd->event_handler(cd);
84 #endif /* Not CONFIG_MIPS_MT_SMTC */
86 struct irqaction c0_compare_irqaction = {
87 .handler = c0_compare_interrupt,
88 .flags = IRQF_PERCPU | IRQF_TIMER,
93 void mips_event_handler(struct clock_event_device *dev)
98 * FIXME: This doesn't hold for the relocated E9000 compare interrupt.
100 static int c0_compare_int_pending(void)
102 #ifdef CONFIG_IRQ_GIC
104 return gic_get_timer_pending();
106 return (read_c0_cause() >> cp0_compare_irq_shift) & (1ul << CAUSEB_IP);
110 * Compare interrupt can be routed and latched outside the core,
111 * so wait up to worst case number of cycle counter ticks for timer interrupt
112 * changes to propagate to the cause register.
114 #define COMPARE_INT_SEEN_TICKS 50
116 int c0_compare_int_usable(void)
122 * IP7 already pending? Try to clear it by acking the timer.
124 if (c0_compare_int_pending()) {
125 cnt = read_c0_count();
126 write_c0_compare(cnt);
127 back_to_back_c0_hazard();
128 while (read_c0_count() < (cnt + COMPARE_INT_SEEN_TICKS))
129 if (!c0_compare_int_pending())
131 if (c0_compare_int_pending())
135 for (delta = 0x10; delta <= 0x400000; delta <<= 1) {
136 cnt = read_c0_count();
138 write_c0_compare(cnt);
139 back_to_back_c0_hazard();
140 if ((int)(read_c0_count() - cnt) < 0)
142 /* increase delta if the timer was already expired */
145 while ((int)(read_c0_count() - cnt) <= 0)
146 ; /* Wait for expiry */
148 while (read_c0_count() < (cnt + COMPARE_INT_SEEN_TICKS))
149 if (c0_compare_int_pending())
151 if (!c0_compare_int_pending())
153 cnt = read_c0_count();
154 write_c0_compare(cnt);
155 back_to_back_c0_hazard();
156 while (read_c0_count() < (cnt + COMPARE_INT_SEEN_TICKS))
157 if (!c0_compare_int_pending())
159 if (c0_compare_int_pending())
163 * Feels like a real count / compare timer.
168 #ifndef CONFIG_MIPS_MT_SMTC
170 int __cpuinit r4k_clockevent_init(void)
172 unsigned int cpu = smp_processor_id();
173 struct clock_event_device *cd;
176 if (!cpu_has_counter || !mips_hpt_frequency)
179 if (!c0_compare_int_usable())
183 * With vectored interrupts things are getting platform specific.
184 * get_c0_compare_int is a hook to allow a platform to return the
185 * interrupt number of it's liking.
187 irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
188 if (get_c0_compare_int)
189 irq = get_c0_compare_int();
191 cd = &per_cpu(mips_clockevent_device, cpu);
194 cd->features = CLOCK_EVT_FEAT_ONESHOT;
196 clockevent_set_clock(cd, mips_hpt_frequency);
198 /* Calculate the min / max delta */
199 cd->max_delta_ns = clockevent_delta2ns(0x7fffffff, cd);
200 cd->min_delta_ns = clockevent_delta2ns(0x300, cd);
204 cd->cpumask = cpumask_of(cpu);
205 cd->set_next_event = mips_next_event;
206 cd->set_mode = mips_set_clock_mode;
207 cd->event_handler = mips_event_handler;
209 clockevents_register_device(cd);
211 if (cp0_timer_irq_installed)
214 cp0_timer_irq_installed = 1;
216 setup_irq(irq, &c0_compare_irqaction);
221 #endif /* Not CONFIG_MIPS_MT_SMTC */