1 # SPDX-License-Identifier: GPL-2.0
5 select ARCH_32BIT_OFF_T if !64BIT
6 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
7 select ARCH_HAS_CPU_FINALIZE_INIT
8 select ARCH_HAS_CURRENT_STACK_POINTER if !CC_IS_CLANG || CLANG_VERSION >= 140000
9 select ARCH_HAS_DEBUG_VIRTUAL if !64BIT
10 select ARCH_HAS_FORTIFY_SOURCE
12 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA
13 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
14 select ARCH_HAS_STRNCPY_FROM_USER
15 select ARCH_HAS_STRNLEN_USER
16 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
17 select ARCH_HAS_UBSAN_SANITIZE_ALL
18 select ARCH_HAS_GCOV_PROFILE_ALL
19 select ARCH_KEEP_MEMBLOCK
20 select ARCH_USE_BUILTIN_BSWAP
21 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
22 select ARCH_USE_MEMTEST
23 select ARCH_USE_QUEUED_RWLOCKS
24 select ARCH_USE_QUEUED_SPINLOCKS
25 select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES
26 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
27 select ARCH_WANT_IPC_PARSE_VERSION
28 select ARCH_WANT_LD_ORPHAN_WARN
29 select BUILDTIME_TABLE_SORT
30 select CLONE_BACKWARDS
31 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
32 select CPU_PM if CPU_IDLE
33 select GENERIC_ATOMIC64 if !64BIT
34 select GENERIC_CMOS_UPDATE
35 select GENERIC_CPU_AUTOPROBE
36 select GENERIC_GETTIMEOFDAY
38 select GENERIC_IRQ_PROBE
39 select GENERIC_IRQ_SHOW
40 select GENERIC_ISA_DMA if EISA
41 select GENERIC_LIB_ASHLDI3
42 select GENERIC_LIB_ASHRDI3
43 select GENERIC_LIB_CMPDI2
44 select GENERIC_LIB_LSHRDI3
45 select GENERIC_LIB_UCMPDI2
46 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
47 select GENERIC_SMP_IDLE_THREAD
48 select GENERIC_IDLE_POLL_SETUP
49 select GENERIC_TIME_VSYSCALL
50 select GUP_GET_PXX_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
51 select HAS_IOPORT if !NO_IOPORT_MAP || ISA
52 select HAVE_ARCH_COMPILER_H
53 select HAVE_ARCH_JUMP_LABEL
54 select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
55 select HAVE_ARCH_MMAP_RND_BITS if MMU
56 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
57 select HAVE_ARCH_SECCOMP_FILTER
58 select HAVE_ARCH_TRACEHOOK
59 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
60 select HAVE_ASM_MODVERSIONS
61 select HAVE_CONTEXT_TRACKING_USER
63 select HAVE_C_RECORDMCOUNT
64 select HAVE_DEBUG_KMEMLEAK
65 select HAVE_DEBUG_STACKOVERFLOW
66 select HAVE_DMA_CONTIGUOUS
67 select HAVE_DYNAMIC_FTRACE
68 select HAVE_EBPF_JIT if !CPU_MICROMIPS
69 select HAVE_EXIT_THREAD
71 select HAVE_FTRACE_MCOUNT_RECORD
72 select HAVE_FUNCTION_GRAPH_TRACER
73 select HAVE_FUNCTION_TRACER
74 select HAVE_GCC_PLUGINS
75 select HAVE_GENERIC_VDSO
76 select HAVE_IOREMAP_PROT
77 select HAVE_IRQ_EXIT_ON_IRQ_STACK
78 select HAVE_IRQ_TIME_ACCOUNTING
80 select HAVE_KRETPROBES
81 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
82 select HAVE_MOD_ARCH_SPECIFIC
84 select HAVE_PERF_EVENTS
86 select HAVE_PERF_USER_STACK_DUMP
87 select HAVE_REGS_AND_STACK_ACCESS_API
89 select HAVE_SPARSE_SYSCALL_NR
90 select HAVE_STACKPROTECTOR
91 select HAVE_SYSCALL_TRACEPOINTS
92 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
93 select IRQ_FORCED_THREADING
95 select LOCK_MM_AND_FIND_VMA
96 select MODULES_USE_ELF_REL if MODULES
97 select MODULES_USE_ELF_RELA if MODULES && 64BIT
98 select PERF_USE_VMALLOC
99 select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
101 select SYSCTL_EXCEPTION_TRACE
102 select TRACE_IRQFLAGS_SUPPORT
103 select ARCH_HAS_ELFCORE_COMPAT
104 select HAVE_ARCH_KCSAN if 64BIT
106 config MIPS_FIXUP_BIGPHYS_ADDR
114 select SYS_SUPPORTS_32BIT_KERNEL
115 select SYS_SUPPORTS_LITTLE_ENDIAN
116 select SYS_SUPPORTS_ZBOOT
117 select DMA_NONCOHERENT
122 select GENERIC_IRQ_CHIP
123 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
125 select CPU_SUPPORTS_CPUFREQ
126 select MIPS_EXTERNAL_TIMER
128 menu "Machine selection"
132 default MIPS_GENERIC_KERNEL
134 config MIPS_GENERIC_KERNEL
135 bool "Generic board-agnostic MIPS kernel"
140 select CLKSRC_MIPS_GIC
142 select CPU_MIPSR2_IRQ_EI
143 select CPU_MIPSR2_IRQ_VI
145 select DMA_NONCOHERENT
148 select MIPS_AUTO_PFN_OFFSET
149 select MIPS_CPU_SCACHE
151 select MIPS_L1_CACHE_SHIFT_7
152 select NO_EXCEPT_FILL
153 select PCI_DRIVERS_GENERIC
156 select SYS_HAS_CPU_MIPS32_R1
157 select SYS_HAS_CPU_MIPS32_R2
158 select SYS_HAS_CPU_MIPS32_R5
159 select SYS_HAS_CPU_MIPS32_R6
160 select SYS_HAS_CPU_MIPS64_R1
161 select SYS_HAS_CPU_MIPS64_R2
162 select SYS_HAS_CPU_MIPS64_R5
163 select SYS_HAS_CPU_MIPS64_R6
164 select SYS_SUPPORTS_32BIT_KERNEL
165 select SYS_SUPPORTS_64BIT_KERNEL
166 select SYS_SUPPORTS_BIG_ENDIAN
167 select SYS_SUPPORTS_HIGHMEM
168 select SYS_SUPPORTS_LITTLE_ENDIAN
169 select SYS_SUPPORTS_MICROMIPS
170 select SYS_SUPPORTS_MIPS16
171 select SYS_SUPPORTS_MIPS_CPS
172 select SYS_SUPPORTS_MULTITHREADING
173 select SYS_SUPPORTS_RELOCATABLE
174 select SYS_SUPPORTS_SMARTMIPS
175 select SYS_SUPPORTS_ZBOOT
177 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
178 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
179 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
180 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
181 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
182 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
185 Select this to build a kernel which aims to support multiple boards,
186 generally using a flattened device tree passed from the bootloader
187 using the boot protocol defined in the UHI (Unified Hosting
188 Interface) specification.
191 bool "Alchemy processor based machines"
192 select PHYS_ADDR_T_64BIT
196 select DMA_NONCOHERENT # Au1000,1500,1100 aren't, rest is
197 select MIPS_FIXUP_BIGPHYS_ADDR if PCI
198 select SYS_HAS_CPU_MIPS32_R1
199 select SYS_SUPPORTS_32BIT_KERNEL
200 select SYS_SUPPORTS_APM_EMULATION
202 select SYS_SUPPORTS_ZBOOT
206 bool "Texas Instruments AR7"
209 select DMA_NONCOHERENT
213 select NO_EXCEPT_FILL
215 select SYS_HAS_CPU_MIPS32_R1
216 select SYS_HAS_EARLY_PRINTK
217 select SYS_SUPPORTS_32BIT_KERNEL
218 select SYS_SUPPORTS_LITTLE_ENDIAN
219 select SYS_SUPPORTS_MIPS16
220 select SYS_SUPPORTS_ZBOOT_UART16550
224 Support for the Texas Instruments AR7 System-on-a-Chip
225 family: TNETD7100, 7200 and 7300.
228 bool "Atheros AR231x/AR531x SoC support"
231 select DMA_NONCOHERENT
234 select SYS_HAS_CPU_MIPS32_R1
235 select SYS_SUPPORTS_BIG_ENDIAN
236 select SYS_SUPPORTS_32BIT_KERNEL
237 select SYS_HAS_EARLY_PRINTK
239 Support for Atheros AR231x and Atheros AR531x based boards
242 bool "Atheros AR71XX/AR724X/AR913X based boards"
243 select ARCH_HAS_RESET_CONTROLLER
247 select DMA_NONCOHERENT
252 select SYS_HAS_CPU_MIPS32_R2
253 select SYS_HAS_EARLY_PRINTK
254 select SYS_SUPPORTS_32BIT_KERNEL
255 select SYS_SUPPORTS_BIG_ENDIAN
256 select SYS_SUPPORTS_MIPS16
257 select SYS_SUPPORTS_ZBOOT_UART_PROM
259 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
261 Support for the Atheros AR71XX/AR724X/AR913X SoCs.
264 bool "Broadcom Generic BMIPS kernel"
265 select ARCH_HAS_RESET_CONTROLLER
266 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
268 select NO_EXCEPT_FILL
274 select BCM6345_L1_IRQ
275 select BCM7038_L1_IRQ
276 select BCM7120_L2_IRQ
277 select BRCMSTB_L2_IRQ
279 select DMA_NONCOHERENT
280 select SYS_SUPPORTS_32BIT_KERNEL
281 select SYS_SUPPORTS_LITTLE_ENDIAN
282 select SYS_SUPPORTS_BIG_ENDIAN
283 select SYS_SUPPORTS_HIGHMEM
284 select SYS_HAS_CPU_BMIPS32_3300
285 select SYS_HAS_CPU_BMIPS4350
286 select SYS_HAS_CPU_BMIPS4380
287 select SYS_HAS_CPU_BMIPS5000
289 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
290 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
291 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
292 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
293 select HARDIRQS_SW_RESEND
295 select PCI_DRIVERS_GENERIC
298 Build a generic DT-based kernel image that boots on select
299 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
300 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
301 must be set appropriately for your board.
304 bool "Broadcom BCM47XX based boards"
308 select DMA_NONCOHERENT
311 select SYS_HAS_CPU_MIPS32_R1
312 select NO_EXCEPT_FILL
313 select SYS_SUPPORTS_32BIT_KERNEL
314 select SYS_SUPPORTS_LITTLE_ENDIAN
315 select SYS_SUPPORTS_MIPS16
316 select SYS_SUPPORTS_ZBOOT
317 select SYS_HAS_EARLY_PRINTK
318 select USE_GENERIC_EARLY_PRINTK_8250
320 select LEDS_GPIO_REGISTER
323 select BCM47XX_SSB if !BCM47XX_BCMA
325 Support for BCM47XX based boards
328 bool "Broadcom BCM63XX based boards"
333 select DMA_NONCOHERENT
335 select SYS_SUPPORTS_32BIT_KERNEL
336 select SYS_SUPPORTS_BIG_ENDIAN
337 select SYS_HAS_EARLY_PRINTK
338 select SYS_HAS_CPU_BMIPS32_3300
339 select SYS_HAS_CPU_BMIPS4350
340 select SYS_HAS_CPU_BMIPS4380
343 select MIPS_L1_CACHE_SHIFT_4
344 select HAVE_LEGACY_CLK
346 Support for BCM63XX based boards
353 select DMA_NONCOHERENT
359 select PCI_GT64XXX_PCI0
360 select SYS_HAS_CPU_NEVADA
361 select SYS_HAS_EARLY_PRINTK
362 select SYS_SUPPORTS_32BIT_KERNEL
363 select SYS_SUPPORTS_64BIT_KERNEL
364 select SYS_SUPPORTS_LITTLE_ENDIAN
365 select USE_GENERIC_EARLY_PRINTK_8250
367 config MACH_DECSTATION
371 select CEVT_R4K if CPU_R4X00
373 select CSRC_R4K if CPU_R4X00
374 select CPU_DADDI_WORKAROUNDS if 64BIT
375 select CPU_R4000_WORKAROUNDS if 64BIT
376 select CPU_R4400_WORKAROUNDS if 64BIT
377 select DMA_NONCOHERENT
380 select SYS_HAS_CPU_R3000
381 select SYS_HAS_CPU_R4X00
382 select SYS_SUPPORTS_32BIT_KERNEL
383 select SYS_SUPPORTS_64BIT_KERNEL
384 select SYS_SUPPORTS_LITTLE_ENDIAN
385 select SYS_SUPPORTS_128HZ
386 select SYS_SUPPORTS_256HZ
387 select SYS_SUPPORTS_1024HZ
388 select MIPS_L1_CACHE_SHIFT_4
390 This enables support for DEC's MIPS based workstations. For details
391 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
392 DECstation porting pages on <http://decstation.unix-ag.org/>.
394 If you have one of the following DECstation Models you definitely
395 want to choose R4xx0 for the CPU Type:
402 otherwise choose R3000.
405 bool "Jazz family of machines"
408 select ARCH_MIGHT_HAVE_PC_PARPORT
409 select ARCH_MIGHT_HAVE_PC_SERIO
413 select ARCH_MAY_HAVE_PC_FDC
416 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
417 select GENERIC_ISA_DMA
418 select HAVE_PCSPKR_PLATFORM
423 select SYS_HAS_CPU_R4X00
424 select SYS_SUPPORTS_32BIT_KERNEL
425 select SYS_SUPPORTS_64BIT_KERNEL
426 select SYS_SUPPORTS_100HZ
427 select SYS_SUPPORTS_LITTLE_ENDIAN
429 This a family of machines based on the MIPS R4030 chipset which was
430 used by several vendors to build RISC/os and Windows NT workstations.
431 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
432 Olivetti M700-10 workstations.
434 config MACH_INGENIC_SOC
435 bool "Ingenic SoC based machines"
438 select SYS_SUPPORTS_ZBOOT_UART16550
439 select CPU_SUPPORTS_CPUFREQ
440 select MIPS_EXTERNAL_TIMER
443 bool "Lantiq based platforms"
444 select DMA_NONCOHERENT
448 select NO_EXCEPT_FILL
449 select SYS_HAS_CPU_MIPS32_R1
450 select SYS_HAS_CPU_MIPS32_R2
451 select SYS_SUPPORTS_BIG_ENDIAN
452 select SYS_SUPPORTS_32BIT_KERNEL
453 select SYS_SUPPORTS_MIPS16
454 select SYS_SUPPORTS_MULTITHREADING
455 select SYS_SUPPORTS_VPE_LOADER
456 select SYS_HAS_EARLY_PRINTK
460 select HAVE_LEGACY_CLK
463 select PINCTRL_LANTIQ
464 select ARCH_HAS_RESET_CONTROLLER
465 select RESET_CONTROLLER
467 config MACH_LOONGSON32
468 bool "Loongson 32-bit family of machines"
469 select SYS_SUPPORTS_ZBOOT
471 This enables support for the Loongson-1 family of machines.
473 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
474 the Institute of Computing Technology (ICT), Chinese Academy of
477 config MACH_LOONGSON2EF
478 bool "Loongson-2E/F family of machines"
479 select SYS_SUPPORTS_ZBOOT
481 This enables the support of early Loongson-2E/F family of machines.
483 config MACH_LOONGSON64
484 bool "Loongson 64-bit family of machines"
485 select ARCH_SPARSEMEM_ENABLE
486 select ARCH_MIGHT_HAVE_PC_PARPORT
487 select ARCH_MIGHT_HAVE_PC_SERIO
488 select GENERIC_ISA_DMA_SUPPORT_BROKEN
497 select NO_EXCEPT_FILL
498 select NR_CPUS_DEFAULT_64
499 select USE_GENERIC_EARLY_PRINTK_8250
500 select PCI_DRIVERS_GENERIC
501 select SYS_HAS_CPU_LOONGSON64
502 select SYS_HAS_EARLY_PRINTK
503 select SYS_SUPPORTS_SMP
504 select SYS_SUPPORTS_HOTPLUG_CPU
505 select SYS_SUPPORTS_NUMA
506 select SYS_SUPPORTS_64BIT_KERNEL
507 select SYS_SUPPORTS_HIGHMEM
508 select SYS_SUPPORTS_LITTLE_ENDIAN
509 select SYS_SUPPORTS_ZBOOT
510 select SYS_SUPPORTS_RELOCATABLE
515 select PCI_HOST_GENERIC
516 select HAVE_ARCH_NODEDATA_EXTENSION if NUMA
518 This enables the support of Loongson-2/3 family of machines.
520 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
521 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
522 and Loongson-2F which will be removed), developed by the Institute
523 of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
526 bool "MIPS Malta board"
527 select ARCH_MAY_HAVE_PC_FDC
528 select ARCH_MIGHT_HAVE_PC_PARPORT
529 select ARCH_MIGHT_HAVE_PC_SERIO
534 select CLKSRC_MIPS_GIC
537 select DMA_NONCOHERENT
538 select GENERIC_ISA_DMA
539 select HAVE_PCSPKR_PLATFORM
545 select MIPS_CPU_SCACHE
547 select MIPS_L1_CACHE_SHIFT_6
549 select PCI_GT64XXX_PCI0
552 select SYS_HAS_CPU_MIPS32_R1
553 select SYS_HAS_CPU_MIPS32_R2
554 select SYS_HAS_CPU_MIPS32_R3_5
555 select SYS_HAS_CPU_MIPS32_R5
556 select SYS_HAS_CPU_MIPS32_R6
557 select SYS_HAS_CPU_MIPS64_R1
558 select SYS_HAS_CPU_MIPS64_R2
559 select SYS_HAS_CPU_MIPS64_R6
560 select SYS_HAS_CPU_NEVADA
561 select SYS_HAS_CPU_RM7000
562 select SYS_SUPPORTS_32BIT_KERNEL
563 select SYS_SUPPORTS_64BIT_KERNEL
564 select SYS_SUPPORTS_BIG_ENDIAN
565 select SYS_SUPPORTS_HIGHMEM
566 select SYS_SUPPORTS_LITTLE_ENDIAN
567 select SYS_SUPPORTS_MICROMIPS
568 select SYS_SUPPORTS_MIPS16
569 select SYS_SUPPORTS_MIPS_CPS
570 select SYS_SUPPORTS_MULTITHREADING
571 select SYS_SUPPORTS_RELOCATABLE
572 select SYS_SUPPORTS_SMARTMIPS
573 select SYS_SUPPORTS_VPE_LOADER
574 select SYS_SUPPORTS_ZBOOT
576 select WAR_ICACHE_REFILLS
577 select ZONE_DMA32 if 64BIT
579 This enables support for the MIPS Technologies Malta evaluation
583 bool "Microchip PIC32 Family"
585 This enables support for the Microchip PIC32 family of platforms.
587 Microchip PIC32 is a family of general-purpose 32 bit MIPS core
590 config MACH_NINTENDO64
591 bool "Nintendo 64 console"
594 select SYS_HAS_CPU_R4300
595 select SYS_SUPPORTS_BIG_ENDIAN
596 select SYS_SUPPORTS_ZBOOT
597 select SYS_SUPPORTS_32BIT_KERNEL
598 select SYS_SUPPORTS_64BIT_KERNEL
599 select DMA_NONCOHERENT
603 bool "Ralink based machines"
608 select DMA_NONCOHERENT
611 select SYS_HAS_CPU_MIPS32_R2
612 select SYS_SUPPORTS_32BIT_KERNEL
613 select SYS_SUPPORTS_LITTLE_ENDIAN
614 select SYS_SUPPORTS_MIPS16
615 select SYS_SUPPORTS_ZBOOT
616 select SYS_HAS_EARLY_PRINTK
617 select ARCH_HAS_RESET_CONTROLLER
618 select RESET_CONTROLLER
620 config MACH_REALTEK_RTL
621 bool "Realtek RTL838x/RTL839x based machines"
623 select DMA_NONCOHERENT
627 select SYS_HAS_CPU_MIPS32_R1
628 select SYS_HAS_CPU_MIPS32_R2
629 select SYS_SUPPORTS_BIG_ENDIAN
630 select SYS_SUPPORTS_32BIT_KERNEL
631 select SYS_SUPPORTS_MIPS16
632 select SYS_SUPPORTS_MULTITHREADING
633 select SYS_SUPPORTS_VPE_LOADER
639 bool "SGI IP22 (Indy/Indigo2)"
644 select ARCH_MIGHT_HAVE_PC_SERIO
648 select DEFAULT_SGI_PARTITION
649 select DMA_NONCOHERENT
653 select IP22_CPU_SCACHE
655 select GENERIC_ISA_DMA_SUPPORT_BROKEN
657 select SGI_HAS_INDYDOG
663 select SYS_HAS_CPU_R4X00
664 select SYS_HAS_CPU_R5000
665 select SYS_HAS_EARLY_PRINTK
666 select SYS_SUPPORTS_32BIT_KERNEL
667 select SYS_SUPPORTS_64BIT_KERNEL
668 select SYS_SUPPORTS_BIG_ENDIAN
669 select WAR_R4600_V1_INDEX_ICACHEOP
670 select WAR_R4600_V1_HIT_CACHEOP
671 select WAR_R4600_V2_HIT_CACHEOP
672 select MIPS_L1_CACHE_SHIFT_7
674 This are the SGI Indy, Challenge S and Indigo2, as well as certain
675 OEM variants like the Tandem CMN B006S. To compile a Linux kernel
676 that runs on these, say Y here.
679 bool "SGI IP27 (Origin200/2000)"
680 select ARCH_HAS_PHYS_TO_DMA
681 select ARCH_SPARSEMEM_ENABLE
684 select ARC_CMDLINE_ONLY
686 select DEFAULT_SGI_PARTITION
688 select SYS_HAS_EARLY_PRINTK
691 select IRQ_DOMAIN_HIERARCHY
692 select NR_CPUS_DEFAULT_64
693 select PCI_DRIVERS_GENERIC
694 select PCI_XTALK_BRIDGE
695 select SYS_HAS_CPU_R10000
696 select SYS_SUPPORTS_64BIT_KERNEL
697 select SYS_SUPPORTS_BIG_ENDIAN
698 select SYS_SUPPORTS_NUMA
699 select SYS_SUPPORTS_SMP
700 select WAR_R10000_LLSC
701 select MIPS_L1_CACHE_SHIFT_7
703 select HAVE_ARCH_NODEDATA_EXTENSION
705 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
706 workstations. To compile a Linux kernel that runs on these, say Y
710 bool "SGI IP28 (Indigo2 R10k)"
715 select ARCH_MIGHT_HAVE_PC_SERIO
719 select DEFAULT_SGI_PARTITION
720 select DMA_NONCOHERENT
721 select GENERIC_ISA_DMA_SUPPORT_BROKEN
727 select SGI_HAS_INDYDOG
733 select SYS_HAS_CPU_R10000
734 select SYS_HAS_EARLY_PRINTK
735 select SYS_SUPPORTS_64BIT_KERNEL
736 select SYS_SUPPORTS_BIG_ENDIAN
737 select WAR_R10000_LLSC
738 select MIPS_L1_CACHE_SHIFT_7
740 This is the SGI Indigo2 with R10000 processor. To compile a Linux
741 kernel that runs on these, say Y here.
744 bool "SGI IP30 (Octane/Octane2)"
745 select ARCH_HAS_PHYS_TO_DMA
752 select SYNC_R4K if SMP
756 select IRQ_DOMAIN_HIERARCHY
757 select PCI_DRIVERS_GENERIC
758 select PCI_XTALK_BRIDGE
759 select SYS_HAS_EARLY_PRINTK
760 select SYS_HAS_CPU_R10000
761 select SYS_SUPPORTS_64BIT_KERNEL
762 select SYS_SUPPORTS_BIG_ENDIAN
763 select SYS_SUPPORTS_SMP
764 select WAR_R10000_LLSC
765 select MIPS_L1_CACHE_SHIFT_7
768 These are the SGI Octane and Octane2 graphics workstations. To
769 compile a Linux kernel that runs on these, say Y here.
775 select ARCH_HAS_PHYS_TO_DMA
781 select DMA_NONCOHERENT
784 select R5000_CPU_SCACHE
785 select RM7000_CPU_SCACHE
786 select SYS_HAS_CPU_R5000
787 select SYS_HAS_CPU_R10000 if BROKEN
788 select SYS_HAS_CPU_RM7000
789 select SYS_HAS_CPU_NEVADA
790 select SYS_SUPPORTS_64BIT_KERNEL
791 select SYS_SUPPORTS_BIG_ENDIAN
792 select WAR_ICACHE_REFILLS
794 If you want this kernel to run on SGI O2 workstation, say Y here.
797 bool "Sibyte BCM91125C-CRhone"
799 select SIBYTE_BCM1125
801 select SYS_HAS_CPU_SB1
802 select SYS_SUPPORTS_BIG_ENDIAN
803 select SYS_SUPPORTS_HIGHMEM
804 select SYS_SUPPORTS_LITTLE_ENDIAN
807 bool "Sibyte BCM91125E-Rhone"
811 select SYS_HAS_CPU_SB1
812 select SYS_SUPPORTS_BIG_ENDIAN
813 select SYS_SUPPORTS_LITTLE_ENDIAN
816 bool "Sibyte BCM91250A-SWARM"
818 select HAVE_PATA_PLATFORM
821 select SYS_HAS_CPU_SB1
822 select SYS_SUPPORTS_BIG_ENDIAN
823 select SYS_SUPPORTS_HIGHMEM
824 select SYS_SUPPORTS_LITTLE_ENDIAN
825 select ZONE_DMA32 if 64BIT
826 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
828 config SIBYTE_LITTLESUR
829 bool "Sibyte BCM91250C2-LittleSur"
831 select HAVE_PATA_PLATFORM
834 select SYS_HAS_CPU_SB1
835 select SYS_SUPPORTS_BIG_ENDIAN
836 select SYS_SUPPORTS_HIGHMEM
837 select SYS_SUPPORTS_LITTLE_ENDIAN
838 select ZONE_DMA32 if 64BIT
840 config SIBYTE_SENTOSA
841 bool "Sibyte BCM91250E-Sentosa"
845 select SYS_HAS_CPU_SB1
846 select SYS_SUPPORTS_BIG_ENDIAN
847 select SYS_SUPPORTS_LITTLE_ENDIAN
848 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
851 bool "Sibyte BCM91480B-BigSur"
853 select NR_CPUS_DEFAULT_4
854 select SIBYTE_BCM1x80
856 select SYS_HAS_CPU_SB1
857 select SYS_SUPPORTS_BIG_ENDIAN
858 select SYS_SUPPORTS_HIGHMEM
859 select SYS_SUPPORTS_LITTLE_ENDIAN
860 select ZONE_DMA32 if 64BIT
861 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
864 bool "SNI RM200/300/400"
867 select FW_ARC if CPU_LITTLE_ENDIAN
868 select FW_ARC32 if CPU_LITTLE_ENDIAN
869 select FW_SNIPROM if CPU_BIG_ENDIAN
870 select ARCH_MAY_HAVE_PC_FDC
871 select ARCH_MIGHT_HAVE_PC_PARPORT
872 select ARCH_MIGHT_HAVE_PC_SERIO
876 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
877 select DMA_NONCOHERENT
878 select GENERIC_ISA_DMA
880 select HAVE_PCSPKR_PLATFORM
886 select MIPS_L1_CACHE_SHIFT_6
887 select SWAP_IO_SPACE if CPU_BIG_ENDIAN
888 select SYS_HAS_CPU_R4X00
889 select SYS_HAS_CPU_R5000
890 select SYS_HAS_CPU_R10000
891 select R5000_CPU_SCACHE
892 select SYS_HAS_EARLY_PRINTK
893 select SYS_SUPPORTS_32BIT_KERNEL
894 select SYS_SUPPORTS_64BIT_KERNEL
895 select SYS_SUPPORTS_BIG_ENDIAN
896 select SYS_SUPPORTS_HIGHMEM
897 select SYS_SUPPORTS_LITTLE_ENDIAN
898 select WAR_R4600_V2_HIT_CACHEOP
900 The SNI RM200/300/400 are MIPS-based machines manufactured by
901 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
902 Technology and now in turn merged with Fujitsu. Say Y here to
903 support this machine type.
906 bool "Toshiba TX49 series based machines"
907 select WAR_TX49XX_ICACHE_INDEX_INV
909 config MIKROTIK_RB532
910 bool "Mikrotik RB532 boards"
913 select DMA_NONCOHERENT
916 select SYS_HAS_CPU_MIPS32_R1
917 select SYS_SUPPORTS_32BIT_KERNEL
918 select SYS_SUPPORTS_LITTLE_ENDIAN
922 select MIPS_L1_CACHE_SHIFT_4
924 Support the Mikrotik(tm) RouterBoard 532 series,
925 based on the IDT RC32434 SoC.
927 config CAVIUM_OCTEON_SOC
928 bool "Cavium Networks Octeon SoC based boards"
930 select ARCH_HAS_PHYS_TO_DMA
932 select PHYS_ADDR_T_64BIT
933 select SYS_SUPPORTS_64BIT_KERNEL
934 select SYS_SUPPORTS_BIG_ENDIAN
936 select EDAC_ATOMIC_SCRUB
937 select SYS_SUPPORTS_LITTLE_ENDIAN
938 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
939 select SYS_HAS_EARLY_PRINTK
940 select SYS_HAS_CPU_CAVIUM_OCTEON
942 select HAVE_PLAT_DELAY
943 select HAVE_PLAT_FW_INIT_CMDLINE
944 select HAVE_PLAT_MEMCPY
948 select ARCH_SPARSEMEM_ENABLE
949 select SYS_SUPPORTS_SMP
950 select NR_CPUS_DEFAULT_64
951 select MIPS_NR_CPU_NR_MAP_1024
954 select MTD_COMPLEX_MAPPINGS
956 select SYS_SUPPORTS_RELOCATABLE
958 This option supports all of the Octeon reference boards from Cavium
959 Networks. It builds a kernel that dynamically determines the Octeon
960 CPU type and supports all known board reference implementations.
961 Some of the supported boards are:
968 Say Y here for most Octeon reference boards.
972 source "arch/mips/alchemy/Kconfig"
973 source "arch/mips/ath25/Kconfig"
974 source "arch/mips/ath79/Kconfig"
975 source "arch/mips/bcm47xx/Kconfig"
976 source "arch/mips/bcm63xx/Kconfig"
977 source "arch/mips/bmips/Kconfig"
978 source "arch/mips/generic/Kconfig"
979 source "arch/mips/ingenic/Kconfig"
980 source "arch/mips/jazz/Kconfig"
981 source "arch/mips/lantiq/Kconfig"
982 source "arch/mips/pic32/Kconfig"
983 source "arch/mips/ralink/Kconfig"
984 source "arch/mips/sgi-ip27/Kconfig"
985 source "arch/mips/sibyte/Kconfig"
986 source "arch/mips/txx9/Kconfig"
987 source "arch/mips/cavium-octeon/Kconfig"
988 source "arch/mips/loongson2ef/Kconfig"
989 source "arch/mips/loongson32/Kconfig"
990 source "arch/mips/loongson64/Kconfig"
994 config GENERIC_HWEIGHT
998 config GENERIC_CALIBRATE_DELAY
1002 config SCHED_OMIT_FRAME_POINTER
1007 # Select some configuration options automatically based on user selections.
1012 config ARCH_MAY_HAVE_PC_FDC
1043 select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1049 config MIPS_CLOCK_VSYSCALL
1050 def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1059 config ARCH_SUPPORTS_UPROBES
1062 config DMA_NONCOHERENT
1065 # MIPS allows mixing "slightly different" Cacheability and Coherency
1066 # Attribute bits. It is believed that the uncached access through
1067 # KSEG1 and the implementation specific "uncached accelerated" used
1068 # by pgprot_writcombine can be mixed, and the latter sometimes provides
1069 # significant advantages.
1071 select ARCH_HAS_SETUP_DMA_OPS
1072 select ARCH_HAS_DMA_WRITE_COMBINE
1073 select ARCH_HAS_DMA_PREP_COHERENT
1074 select ARCH_HAS_SYNC_DMA_FOR_CPU
1075 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1076 select ARCH_HAS_DMA_SET_UNCACHED
1077 select DMA_NONCOHERENT_MMAP
1078 select NEED_DMA_MAP_STATE
1080 config SYS_HAS_EARLY_PRINTK
1083 config SYS_SUPPORTS_HOTPLUG_CPU
1086 config MIPS_BONITO64
1095 config NO_IOPORT_MAP
1099 def_bool CPU_NO_LOAD_STORE_LR
1101 config GENERIC_ISA_DMA
1103 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1106 config GENERIC_ISA_DMA_SUPPORT_BROKEN
1108 select GENERIC_ISA_DMA
1110 config HAVE_PLAT_DELAY
1113 config HAVE_PLAT_FW_INIT_CMDLINE
1116 config HAVE_PLAT_MEMCPY
1122 config SYS_SUPPORTS_RELOCATABLE
1125 Selected if the platform supports relocating the kernel.
1126 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1127 to allow access to command line and entropy sources.
1130 # Endianness selection. Sufficiently obscure so many users don't know what to
1131 # answer,so we try hard to limit the available choices. Also the use of a
1132 # choice statement should be more obvious to the user.
1135 prompt "Endianness selection"
1137 Some MIPS machines can be configured for either little or big endian
1138 byte order. These modes require different kernels and a different
1139 Linux distribution. In general there is one preferred byteorder for a
1140 particular system but some systems are just as commonly used in the
1141 one or the other endianness.
1143 config CPU_BIG_ENDIAN
1145 depends on SYS_SUPPORTS_BIG_ENDIAN
1147 config CPU_LITTLE_ENDIAN
1148 bool "Little endian"
1149 depends on SYS_SUPPORTS_LITTLE_ENDIAN
1156 config SYS_SUPPORTS_APM_EMULATION
1159 config SYS_SUPPORTS_BIG_ENDIAN
1162 config SYS_SUPPORTS_LITTLE_ENDIAN
1165 config MIPS_HUGE_TLB_SUPPORT
1166 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1174 config PCI_GT64XXX_PCI0
1177 config PCI_XTALK_BRIDGE
1180 config NO_EXCEPT_FILL
1186 config SWAP_IO_SPACE
1189 config SGI_HAS_INDYDOG
1201 config SGI_HAS_ZILOG
1204 config SGI_HAS_I8042
1207 config DEFAULT_SGI_PARTITION
1219 config MIPS_L1_CACHE_SHIFT_4
1222 config MIPS_L1_CACHE_SHIFT_5
1225 config MIPS_L1_CACHE_SHIFT_6
1228 config MIPS_L1_CACHE_SHIFT_7
1231 config MIPS_L1_CACHE_SHIFT
1233 default "7" if MIPS_L1_CACHE_SHIFT_7
1234 default "6" if MIPS_L1_CACHE_SHIFT_6
1235 default "5" if MIPS_L1_CACHE_SHIFT_5
1236 default "4" if MIPS_L1_CACHE_SHIFT_4
1239 config ARC_CMDLINE_ONLY
1243 bool "ARC console support"
1244 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
1258 menu "CPU selection"
1264 config CPU_LOONGSON64
1265 bool "Loongson 64-bit CPU"
1266 depends on SYS_HAS_CPU_LOONGSON64
1267 select ARCH_HAS_PHYS_TO_DMA
1269 select CPU_HAS_PREFETCH
1270 select CPU_SUPPORTS_64BIT_KERNEL
1271 select CPU_SUPPORTS_HIGHMEM
1272 select CPU_SUPPORTS_HUGEPAGES
1273 select CPU_SUPPORTS_MSA
1274 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1275 select CPU_MIPSR2_IRQ_VI
1276 select WEAK_ORDERING
1277 select WEAK_REORDERING_BEYOND_LLSC
1278 select MIPS_ASID_BITS_VARIABLE
1279 select MIPS_PGD_C0_CONTEXT
1280 select MIPS_L1_CACHE_SHIFT_6
1281 select MIPS_FP_SUPPORT
1286 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1287 cores implements the MIPS64R2 instruction set with many extensions,
1288 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1289 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1290 Loongson-2E/2F is not covered here and will be removed in future.
1292 config LOONGSON3_ENHANCEMENT
1293 bool "New Loongson-3 CPU Enhancements"
1295 depends on CPU_LOONGSON64
1297 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
1298 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1299 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
1300 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1301 Fast TLB refill support, etc.
1303 This option enable those enhancements which are not probed at run
1304 time. If you want a generic kernel to run on all Loongson 3 machines,
1305 please say 'N' here. If you want a high-performance kernel to run on
1306 new Loongson-3 machines only, please say 'Y' here.
1308 config CPU_LOONGSON3_WORKAROUNDS
1309 bool "Loongson-3 LLSC Workarounds"
1311 depends on CPU_LOONGSON64
1313 Loongson-3 processors have the llsc issues which require workarounds.
1314 Without workarounds the system may hang unexpectedly.
1316 Say Y, unless you know what you are doing.
1318 config CPU_LOONGSON3_CPUCFG_EMULATION
1319 bool "Emulate the CPUCFG instruction on older Loongson cores"
1321 depends on CPU_LOONGSON64
1323 Loongson-3A R4 and newer have the CPUCFG instruction available for
1324 userland to query CPU capabilities, much like CPUID on x86. This
1325 option provides emulation of the instruction on older Loongson
1326 cores, back to Loongson-3A1000.
1328 If unsure, please say Y.
1330 config CPU_LOONGSON2E
1332 depends on SYS_HAS_CPU_LOONGSON2E
1333 select CPU_LOONGSON2EF
1335 The Loongson 2E processor implements the MIPS III instruction set
1336 with many extensions.
1338 It has an internal FPGA northbridge, which is compatible to
1341 config CPU_LOONGSON2F
1343 depends on SYS_HAS_CPU_LOONGSON2F
1344 select CPU_LOONGSON2EF
1346 The Loongson 2F processor implements the MIPS III instruction set
1347 with many extensions.
1349 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1350 have a similar programming interface with FPGA northbridge used in
1353 config CPU_LOONGSON1B
1355 depends on SYS_HAS_CPU_LOONGSON1B
1356 select CPU_LOONGSON32
1357 select LEDS_GPIO_REGISTER
1359 The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1360 Release 1 instruction set and part of the MIPS32 Release 2
1363 config CPU_LOONGSON1C
1365 depends on SYS_HAS_CPU_LOONGSON1C
1366 select CPU_LOONGSON32
1367 select LEDS_GPIO_REGISTER
1369 The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1370 Release 1 instruction set and part of the MIPS32 Release 2
1373 config CPU_MIPS32_R1
1374 bool "MIPS32 Release 1"
1375 depends on SYS_HAS_CPU_MIPS32_R1
1376 select CPU_HAS_PREFETCH
1377 select CPU_SUPPORTS_32BIT_KERNEL
1378 select CPU_SUPPORTS_HIGHMEM
1380 Choose this option to build a kernel for release 1 or later of the
1381 MIPS32 architecture. Most modern embedded systems with a 32-bit
1382 MIPS processor are based on a MIPS32 processor. If you know the
1383 specific type of processor in your system, choose those that one
1384 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1385 Release 2 of the MIPS32 architecture is available since several
1386 years so chances are you even have a MIPS32 Release 2 processor
1387 in which case you should choose CPU_MIPS32_R2 instead for better
1390 config CPU_MIPS32_R2
1391 bool "MIPS32 Release 2"
1392 depends on SYS_HAS_CPU_MIPS32_R2
1393 select CPU_HAS_PREFETCH
1394 select CPU_SUPPORTS_32BIT_KERNEL
1395 select CPU_SUPPORTS_HIGHMEM
1396 select CPU_SUPPORTS_MSA
1399 Choose this option to build a kernel for release 2 or later of the
1400 MIPS32 architecture. Most modern embedded systems with a 32-bit
1401 MIPS processor are based on a MIPS32 processor. If you know the
1402 specific type of processor in your system, choose those that one
1403 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1405 config CPU_MIPS32_R5
1406 bool "MIPS32 Release 5"
1407 depends on SYS_HAS_CPU_MIPS32_R5
1408 select CPU_HAS_PREFETCH
1409 select CPU_SUPPORTS_32BIT_KERNEL
1410 select CPU_SUPPORTS_HIGHMEM
1411 select CPU_SUPPORTS_MSA
1413 select MIPS_O32_FP64_SUPPORT
1415 Choose this option to build a kernel for release 5 or later of the
1416 MIPS32 architecture. New MIPS processors, starting with the Warrior
1417 family, are based on a MIPS32r5 processor. If you own an older
1418 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1420 config CPU_MIPS32_R6
1421 bool "MIPS32 Release 6"
1422 depends on SYS_HAS_CPU_MIPS32_R6
1423 select CPU_HAS_PREFETCH
1424 select CPU_NO_LOAD_STORE_LR
1425 select CPU_SUPPORTS_32BIT_KERNEL
1426 select CPU_SUPPORTS_HIGHMEM
1427 select CPU_SUPPORTS_MSA
1429 select MIPS_O32_FP64_SUPPORT
1431 Choose this option to build a kernel for release 6 or later of the
1432 MIPS32 architecture. New MIPS processors, starting with the Warrior
1433 family, are based on a MIPS32r6 processor. If you own an older
1434 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1436 config CPU_MIPS64_R1
1437 bool "MIPS64 Release 1"
1438 depends on SYS_HAS_CPU_MIPS64_R1
1439 select CPU_HAS_PREFETCH
1440 select CPU_SUPPORTS_32BIT_KERNEL
1441 select CPU_SUPPORTS_64BIT_KERNEL
1442 select CPU_SUPPORTS_HIGHMEM
1443 select CPU_SUPPORTS_HUGEPAGES
1445 Choose this option to build a kernel for release 1 or later of the
1446 MIPS64 architecture. Many modern embedded systems with a 64-bit
1447 MIPS processor are based on a MIPS64 processor. If you know the
1448 specific type of processor in your system, choose those that one
1449 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1450 Release 2 of the MIPS64 architecture is available since several
1451 years so chances are you even have a MIPS64 Release 2 processor
1452 in which case you should choose CPU_MIPS64_R2 instead for better
1455 config CPU_MIPS64_R2
1456 bool "MIPS64 Release 2"
1457 depends on SYS_HAS_CPU_MIPS64_R2
1458 select CPU_HAS_PREFETCH
1459 select CPU_SUPPORTS_32BIT_KERNEL
1460 select CPU_SUPPORTS_64BIT_KERNEL
1461 select CPU_SUPPORTS_HIGHMEM
1462 select CPU_SUPPORTS_HUGEPAGES
1463 select CPU_SUPPORTS_MSA
1466 Choose this option to build a kernel for release 2 or later of the
1467 MIPS64 architecture. Many modern embedded systems with a 64-bit
1468 MIPS processor are based on a MIPS64 processor. If you know the
1469 specific type of processor in your system, choose those that one
1470 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1472 config CPU_MIPS64_R5
1473 bool "MIPS64 Release 5"
1474 depends on SYS_HAS_CPU_MIPS64_R5
1475 select CPU_HAS_PREFETCH
1476 select CPU_SUPPORTS_32BIT_KERNEL
1477 select CPU_SUPPORTS_64BIT_KERNEL
1478 select CPU_SUPPORTS_HIGHMEM
1479 select CPU_SUPPORTS_HUGEPAGES
1480 select CPU_SUPPORTS_MSA
1481 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1484 Choose this option to build a kernel for release 5 or later of the
1485 MIPS64 architecture. This is a intermediate MIPS architecture
1486 release partly implementing release 6 features. Though there is no
1487 any hardware known to be based on this release.
1489 config CPU_MIPS64_R6
1490 bool "MIPS64 Release 6"
1491 depends on SYS_HAS_CPU_MIPS64_R6
1492 select CPU_HAS_PREFETCH
1493 select CPU_NO_LOAD_STORE_LR
1494 select CPU_SUPPORTS_32BIT_KERNEL
1495 select CPU_SUPPORTS_64BIT_KERNEL
1496 select CPU_SUPPORTS_HIGHMEM
1497 select CPU_SUPPORTS_HUGEPAGES
1498 select CPU_SUPPORTS_MSA
1499 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1502 Choose this option to build a kernel for release 6 or later of the
1503 MIPS64 architecture. New MIPS processors, starting with the Warrior
1504 family, are based on a MIPS64r6 processor. If you own an older
1505 processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1508 bool "MIPS Warrior P5600"
1509 depends on SYS_HAS_CPU_P5600
1510 select CPU_HAS_PREFETCH
1511 select CPU_SUPPORTS_32BIT_KERNEL
1512 select CPU_SUPPORTS_HIGHMEM
1513 select CPU_SUPPORTS_MSA
1514 select CPU_SUPPORTS_CPUFREQ
1515 select CPU_MIPSR2_IRQ_VI
1516 select CPU_MIPSR2_IRQ_EI
1518 select MIPS_O32_FP64_SUPPORT
1520 Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1521 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1522 MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1523 level features like up to six P5600 calculation cores, CM2 with L2
1524 cache, IOCU/IOMMU (though might be unused depending on the system-
1525 specific IP core configuration), GIC, CPC, virtualisation module,
1530 depends on SYS_HAS_CPU_R3000
1533 select CPU_SUPPORTS_32BIT_KERNEL
1534 select CPU_SUPPORTS_HIGHMEM
1536 Please make sure to pick the right CPU type. Linux/MIPS is not
1537 designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1538 *not* work on R4000 machines and vice versa. However, since most
1539 of the supported machines have an R4000 (or similar) CPU, R4x00
1540 might be a safe bet. If the resulting kernel does not work,
1541 try to recompile with R3000.
1545 depends on SYS_HAS_CPU_R4300
1546 select CPU_SUPPORTS_32BIT_KERNEL
1547 select CPU_SUPPORTS_64BIT_KERNEL
1549 MIPS Technologies R4300-series processors.
1553 depends on SYS_HAS_CPU_R4X00
1554 select CPU_SUPPORTS_32BIT_KERNEL
1555 select CPU_SUPPORTS_64BIT_KERNEL
1556 select CPU_SUPPORTS_HUGEPAGES
1558 MIPS Technologies R4000-series processors other than 4300, including
1559 the R4000, R4400, R4600, and 4700.
1563 depends on SYS_HAS_CPU_TX49XX
1564 select CPU_HAS_PREFETCH
1565 select CPU_SUPPORTS_32BIT_KERNEL
1566 select CPU_SUPPORTS_64BIT_KERNEL
1567 select CPU_SUPPORTS_HUGEPAGES
1571 depends on SYS_HAS_CPU_R5000
1572 select CPU_SUPPORTS_32BIT_KERNEL
1573 select CPU_SUPPORTS_64BIT_KERNEL
1574 select CPU_SUPPORTS_HUGEPAGES
1576 MIPS Technologies R5000-series processors other than the Nevada.
1580 depends on SYS_HAS_CPU_R5500
1581 select CPU_SUPPORTS_32BIT_KERNEL
1582 select CPU_SUPPORTS_64BIT_KERNEL
1583 select CPU_SUPPORTS_HUGEPAGES
1585 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1590 depends on SYS_HAS_CPU_NEVADA
1591 select CPU_SUPPORTS_32BIT_KERNEL
1592 select CPU_SUPPORTS_64BIT_KERNEL
1593 select CPU_SUPPORTS_HUGEPAGES
1595 QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1599 depends on SYS_HAS_CPU_R10000
1600 select CPU_HAS_PREFETCH
1601 select CPU_SUPPORTS_32BIT_KERNEL
1602 select CPU_SUPPORTS_64BIT_KERNEL
1603 select CPU_SUPPORTS_HIGHMEM
1604 select CPU_SUPPORTS_HUGEPAGES
1606 MIPS Technologies R10000-series processors.
1610 depends on SYS_HAS_CPU_RM7000
1611 select CPU_HAS_PREFETCH
1612 select CPU_SUPPORTS_32BIT_KERNEL
1613 select CPU_SUPPORTS_64BIT_KERNEL
1614 select CPU_SUPPORTS_HIGHMEM
1615 select CPU_SUPPORTS_HUGEPAGES
1619 depends on SYS_HAS_CPU_SB1
1620 select CPU_SUPPORTS_32BIT_KERNEL
1621 select CPU_SUPPORTS_64BIT_KERNEL
1622 select CPU_SUPPORTS_HIGHMEM
1623 select CPU_SUPPORTS_HUGEPAGES
1624 select WEAK_ORDERING
1626 config CPU_CAVIUM_OCTEON
1627 bool "Cavium Octeon processor"
1628 depends on SYS_HAS_CPU_CAVIUM_OCTEON
1629 select CPU_HAS_PREFETCH
1630 select CPU_SUPPORTS_64BIT_KERNEL
1631 select WEAK_ORDERING
1632 select CPU_SUPPORTS_HIGHMEM
1633 select CPU_SUPPORTS_HUGEPAGES
1634 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1635 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1636 select MIPS_L1_CACHE_SHIFT_7
1639 The Cavium Octeon processor is a highly integrated chip containing
1640 many ethernet hardware widgets for networking tasks. The processor
1641 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1642 Full details can be found at http://www.caviumnetworks.com.
1645 bool "Broadcom BMIPS"
1646 depends on SYS_HAS_CPU_BMIPS
1648 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1649 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1650 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1651 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1652 select CPU_SUPPORTS_32BIT_KERNEL
1653 select DMA_NONCOHERENT
1655 select SWAP_IO_SPACE
1656 select WEAK_ORDERING
1657 select CPU_SUPPORTS_HIGHMEM
1658 select CPU_HAS_PREFETCH
1659 select CPU_SUPPORTS_CPUFREQ
1660 select MIPS_EXTERNAL_TIMER
1661 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
1663 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1667 config CPU_MIPS32_3_5_FEATURES
1668 bool "MIPS32 Release 3.5 Features"
1669 depends on SYS_HAS_CPU_MIPS32_R3_5
1670 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1673 Choose this option to build a kernel for release 2 or later of the
1674 MIPS32 architecture including features from the 3.5 release such as
1675 support for Enhanced Virtual Addressing (EVA).
1677 config CPU_MIPS32_3_5_EVA
1678 bool "Enhanced Virtual Addressing (EVA)"
1679 depends on CPU_MIPS32_3_5_FEATURES
1683 Choose this option if you want to enable the Enhanced Virtual
1684 Addressing (EVA) on your MIPS32 core (such as proAptiv).
1685 One of its primary benefits is an increase in the maximum size
1686 of lowmem (up to 3GB). If unsure, say 'N' here.
1688 config CPU_MIPS32_R5_FEATURES
1689 bool "MIPS32 Release 5 Features"
1690 depends on SYS_HAS_CPU_MIPS32_R5
1691 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1693 Choose this option to build a kernel for release 2 or later of the
1694 MIPS32 architecture including features from release 5 such as
1695 support for Extended Physical Addressing (XPA).
1697 config CPU_MIPS32_R5_XPA
1698 bool "Extended Physical Addressing (XPA)"
1699 depends on CPU_MIPS32_R5_FEATURES
1701 depends on !PAGE_SIZE_4KB
1702 depends on SYS_SUPPORTS_HIGHMEM
1705 select PHYS_ADDR_T_64BIT
1708 Choose this option if you want to enable the Extended Physical
1709 Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1710 benefit is to increase physical addressing equal to or greater
1711 than 40 bits. Note that this has the side effect of turning on
1712 64-bit addressing which in turn makes the PTEs 64-bit in size.
1713 If unsure, say 'N' here.
1716 config CPU_NOP_WORKAROUNDS
1719 config CPU_JUMP_WORKAROUNDS
1722 config CPU_LOONGSON2F_WORKAROUNDS
1723 bool "Loongson 2F Workarounds"
1725 select CPU_NOP_WORKAROUNDS
1726 select CPU_JUMP_WORKAROUNDS
1728 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1729 require workarounds. Without workarounds the system may hang
1730 unexpectedly. For more information please refer to the gas
1731 -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1733 Loongson 2F03 and later have fixed these issues and no workarounds
1734 are needed. The workarounds have no significant side effect on them
1735 but may decrease the performance of the system so this option should
1736 be disabled unless the kernel is intended to be run on 2F01 or 2F02
1739 If unsure, please say Y.
1740 endif # CPU_LOONGSON2F
1742 config SYS_SUPPORTS_ZBOOT
1744 select HAVE_KERNEL_GZIP
1745 select HAVE_KERNEL_BZIP2
1746 select HAVE_KERNEL_LZ4
1747 select HAVE_KERNEL_LZMA
1748 select HAVE_KERNEL_LZO
1749 select HAVE_KERNEL_XZ
1750 select HAVE_KERNEL_ZSTD
1752 config SYS_SUPPORTS_ZBOOT_UART16550
1754 select SYS_SUPPORTS_ZBOOT
1756 config SYS_SUPPORTS_ZBOOT_UART_PROM
1758 select SYS_SUPPORTS_ZBOOT
1760 config CPU_LOONGSON2EF
1762 select CPU_SUPPORTS_32BIT_KERNEL
1763 select CPU_SUPPORTS_64BIT_KERNEL
1764 select CPU_SUPPORTS_HIGHMEM
1765 select CPU_SUPPORTS_HUGEPAGES
1767 config CPU_LOONGSON32
1771 select CPU_HAS_PREFETCH
1772 select CPU_SUPPORTS_32BIT_KERNEL
1773 select CPU_SUPPORTS_HIGHMEM
1774 select CPU_SUPPORTS_CPUFREQ
1776 config CPU_BMIPS32_3300
1777 select SMP_UP if SMP
1780 config CPU_BMIPS4350
1782 select SYS_SUPPORTS_SMP
1783 select SYS_SUPPORTS_HOTPLUG_CPU
1785 config CPU_BMIPS4380
1787 select MIPS_L1_CACHE_SHIFT_6
1788 select SYS_SUPPORTS_SMP
1789 select SYS_SUPPORTS_HOTPLUG_CPU
1792 config CPU_BMIPS5000
1794 select MIPS_CPU_SCACHE
1795 select MIPS_L1_CACHE_SHIFT_7
1796 select SYS_SUPPORTS_SMP
1797 select SYS_SUPPORTS_HOTPLUG_CPU
1800 config SYS_HAS_CPU_LOONGSON64
1802 select CPU_SUPPORTS_CPUFREQ
1805 config SYS_HAS_CPU_LOONGSON2E
1808 config SYS_HAS_CPU_LOONGSON2F
1810 select CPU_SUPPORTS_CPUFREQ
1811 select CPU_SUPPORTS_ADDRWINCFG if 64BIT
1813 config SYS_HAS_CPU_LOONGSON1B
1816 config SYS_HAS_CPU_LOONGSON1C
1819 config SYS_HAS_CPU_MIPS32_R1
1822 config SYS_HAS_CPU_MIPS32_R2
1825 config SYS_HAS_CPU_MIPS32_R3_5
1828 config SYS_HAS_CPU_MIPS32_R5
1831 config SYS_HAS_CPU_MIPS32_R6
1834 config SYS_HAS_CPU_MIPS64_R1
1837 config SYS_HAS_CPU_MIPS64_R2
1840 config SYS_HAS_CPU_MIPS64_R5
1843 config SYS_HAS_CPU_MIPS64_R6
1846 config SYS_HAS_CPU_P5600
1849 config SYS_HAS_CPU_R3000
1852 config SYS_HAS_CPU_R4300
1855 config SYS_HAS_CPU_R4X00
1858 config SYS_HAS_CPU_TX49XX
1861 config SYS_HAS_CPU_R5000
1864 config SYS_HAS_CPU_R5500
1867 config SYS_HAS_CPU_NEVADA
1870 config SYS_HAS_CPU_R10000
1873 config SYS_HAS_CPU_RM7000
1876 config SYS_HAS_CPU_SB1
1879 config SYS_HAS_CPU_CAVIUM_OCTEON
1882 config SYS_HAS_CPU_BMIPS
1885 config SYS_HAS_CPU_BMIPS32_3300
1887 select SYS_HAS_CPU_BMIPS
1889 config SYS_HAS_CPU_BMIPS4350
1891 select SYS_HAS_CPU_BMIPS
1893 config SYS_HAS_CPU_BMIPS4380
1895 select SYS_HAS_CPU_BMIPS
1897 config SYS_HAS_CPU_BMIPS5000
1899 select SYS_HAS_CPU_BMIPS
1902 # CPU may reorder R->R, R->W, W->R, W->W
1903 # Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
1905 config WEAK_ORDERING
1909 # CPU may reorder reads and writes beyond LL/SC
1910 # CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
1912 config WEAK_REORDERING_BEYOND_LLSC
1917 # These two indicate any level of the MIPS32 and MIPS64 architecture
1921 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
1922 CPU_MIPS32_R6 || CPU_P5600
1926 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
1927 CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
1930 # These indicate the revision of the architecture
1934 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
1938 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
1940 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
1945 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
1947 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
1952 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
1954 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
1955 select HAVE_ARCH_BITREVERSE
1956 select MIPS_ASID_BITS_VARIABLE
1957 select MIPS_CRC_SUPPORT
1960 config TARGET_ISA_REV
1962 default 1 if CPU_MIPSR1
1963 default 2 if CPU_MIPSR2
1964 default 5 if CPU_MIPSR5
1965 default 6 if CPU_MIPSR6
1968 Reflects the ISA revision being targeted by the kernel build. This
1969 is effectively the Kconfig equivalent of MIPS_ISA_REV.
1977 config SYS_SUPPORTS_32BIT_KERNEL
1979 config SYS_SUPPORTS_64BIT_KERNEL
1981 config CPU_SUPPORTS_32BIT_KERNEL
1983 config CPU_SUPPORTS_64BIT_KERNEL
1985 config CPU_SUPPORTS_CPUFREQ
1987 config CPU_SUPPORTS_ADDRWINCFG
1989 config CPU_SUPPORTS_HUGEPAGES
1991 depends on !(32BIT && (PHYS_ADDR_T_64BIT || EVA))
1992 config MIPS_PGD_C0_CONTEXT
1995 default y if (CPU_MIPSR2 || CPU_MIPSR6)
1998 # Set to y for ptrace access to watch registers.
2000 config HARDWARE_WATCHPOINTS
2002 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
2007 prompt "Kernel code model"
2009 You should only select this option if you have a workload that
2010 actually benefits from 64-bit processing or if your machine has
2011 large memory. You will only be presented a single option in this
2012 menu if your system does not support both 32-bit and 64-bit kernels.
2015 bool "32-bit kernel"
2016 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2019 Select this option if you want to build a 32-bit kernel.
2022 bool "64-bit kernel"
2023 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2025 Select this option if you want to build a 64-bit kernel.
2029 config MIPS_VA_BITS_48
2030 bool "48 bits virtual memory"
2033 Support a maximum at least 48 bits of application virtual
2034 memory. Default is 40 bits or less, depending on the CPU.
2035 For page sizes 16k and above, this option results in a small
2036 memory overhead for page tables. For 4k page size, a fourth
2037 level of page tables is added which imposes both a memory
2038 overhead as well as slower TLB fault handling.
2042 config ZBOOT_LOAD_ADDRESS
2043 hex "Compressed kernel load address"
2044 default 0xffffffff80400000 if BCM47XX
2046 depends on SYS_SUPPORTS_ZBOOT
2048 The address to load compressed kernel, aka vmlinuz.
2050 This is only used if non-zero.
2053 prompt "Kernel page size"
2054 default PAGE_SIZE_4KB
2056 config PAGE_SIZE_4KB
2058 depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
2060 This option select the standard 4kB Linux page size. On some
2061 R3000-family processors this is the only available page size. Using
2062 4kB page size will minimize memory consumption and is therefore
2063 recommended for low memory systems.
2065 config PAGE_SIZE_8KB
2067 depends on CPU_CAVIUM_OCTEON
2068 depends on !MIPS_VA_BITS_48
2070 Using 8kB page size will result in higher performance kernel at
2071 the price of higher memory consumption. This option is available
2072 only on cnMIPS processors. Note that you will need a suitable Linux
2073 distribution to support this.
2075 config PAGE_SIZE_16KB
2077 depends on !CPU_R3000
2079 Using 16kB page size will result in higher performance kernel at
2080 the price of higher memory consumption. This option is available on
2081 all non-R3000 family processors. Note that you will need a suitable
2082 Linux distribution to support this.
2084 config PAGE_SIZE_32KB
2086 depends on CPU_CAVIUM_OCTEON
2087 depends on !MIPS_VA_BITS_48
2089 Using 32kB page size will result in higher performance kernel at
2090 the price of higher memory consumption. This option is available
2091 only on cnMIPS cores. Note that you will need a suitable Linux
2092 distribution to support this.
2094 config PAGE_SIZE_64KB
2096 depends on !CPU_R3000
2098 Using 64kB page size will result in higher performance kernel at
2099 the price of higher memory consumption. This option is available on
2100 all non-R3000 family processor. Not that at the time of this
2101 writing this option is still high experimental.
2105 config ARCH_FORCE_MAX_ORDER
2106 int "Maximum zone order"
2107 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2108 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2109 default "11" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2112 The kernel memory allocator divides physically contiguous memory
2113 blocks into "zones", where each zone is a power of two number of
2114 pages. This option selects the largest power of two that the kernel
2115 keeps in the memory allocator. If you need to allocate very large
2116 blocks of physically contiguous memory, then you may need to
2117 increase this value.
2119 The page size is not necessarily 4KB. Keep this in mind
2120 when choosing a value for this option.
2125 config IP22_CPU_SCACHE
2130 # Support for a MIPS32 / MIPS64 style S-caches
2132 config MIPS_CPU_SCACHE
2136 config R5000_CPU_SCACHE
2140 config RM7000_CPU_SCACHE
2144 config SIBYTE_DMA_PAGEOPS
2145 bool "Use DMA to clear/copy pages"
2148 Instead of using the CPU to zero and copy pages, use a Data Mover
2149 channel. These DMA channels are otherwise unused by the standard
2150 SiByte Linux port. Seems to give a small performance benefit.
2152 config CPU_HAS_PREFETCH
2155 config CPU_GENERIC_DUMP_TLB
2157 default y if !CPU_R3000
2159 config MIPS_FP_SUPPORT
2160 bool "Floating Point support" if EXPERT
2163 Select y to include support for floating point in the kernel
2164 including initialization of FPU hardware, FP context save & restore
2165 and emulation of an FPU where necessary. Without this support any
2166 userland program attempting to use floating point instructions will
2169 If you know that your userland will not attempt to use floating point
2170 instructions then you can say n here to shrink the kernel a little.
2174 config CPU_R2300_FPU
2176 depends on MIPS_FP_SUPPORT
2177 default y if CPU_R3000
2184 depends on MIPS_FP_SUPPORT
2185 default y if !CPU_R2300_FPU
2187 config CPU_R4K_CACHE_TLB
2189 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
2192 bool "MIPS MT SMP support (1 TC on each available VPE)"
2194 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
2195 select CPU_MIPSR2_IRQ_VI
2196 select CPU_MIPSR2_IRQ_EI
2201 select SYS_SUPPORTS_SMP
2202 select SYS_SUPPORTS_SCHED_SMT
2203 select MIPS_PERF_SHARED_TC_COUNTERS
2205 This is a kernel model which is known as SMVP. This is supported
2206 on cores with the MT ASE and uses the available VPEs to implement
2207 virtual processors which supports SMP. This is equivalent to the
2208 Intel Hyperthreading feature. For further information go to
2209 <http://www.imgtec.com/mips/mips-multithreading.asp>.
2215 bool "SMT (multithreading) scheduler support"
2216 depends on SYS_SUPPORTS_SCHED_SMT
2219 SMT scheduler support improves the CPU scheduler's decision making
2220 when dealing with MIPS MT enabled cores at a cost of slightly
2221 increased overhead in some places. If unsure say N here.
2223 config SYS_SUPPORTS_SCHED_SMT
2226 config SYS_SUPPORTS_MULTITHREADING
2229 config MIPS_MT_FPAFF
2230 bool "Dynamic FPU affinity for FP-intensive threads"
2232 depends on MIPS_MT_SMP
2234 config MIPSR2_TO_R6_EMULATOR
2235 bool "MIPS R2-to-R6 emulator"
2236 depends on CPU_MIPSR6
2237 depends on MIPS_FP_SUPPORT
2240 Choose this option if you want to run non-R6 MIPS userland code.
2241 Even if you say 'Y' here, the emulator will still be disabled by
2242 default. You can enable it using the 'mipsr2emu' kernel option.
2243 The only reason this is a build-time option is to save ~14K from the
2246 config SYS_SUPPORTS_VPE_LOADER
2248 depends on SYS_SUPPORTS_MULTITHREADING
2250 Indicates that the platform supports the VPE loader, and provides
2253 config MIPS_VPE_LOADER
2254 bool "VPE loader support."
2255 depends on SYS_SUPPORTS_VPE_LOADER && MODULES
2256 select CPU_MIPSR2_IRQ_VI
2257 select CPU_MIPSR2_IRQ_EI
2260 Includes a loader for loading an elf relocatable object
2261 onto another VPE and running it.
2263 config MIPS_VPE_LOADER_MT
2266 depends on MIPS_VPE_LOADER
2268 config MIPS_VPE_LOADER_TOM
2269 bool "Load VPE program into memory hidden from linux"
2270 depends on MIPS_VPE_LOADER
2273 The loader can use memory that is present but has been hidden from
2274 Linux using the kernel command line option "mem=xxMB". It's up to
2275 you to ensure the amount you put in the option and the space your
2276 program requires is less or equal to the amount physically present.
2278 config MIPS_VPE_APSP_API
2279 bool "Enable support for AP/SP API (RTLX)"
2280 depends on MIPS_VPE_LOADER
2282 config MIPS_VPE_APSP_API_MT
2285 depends on MIPS_VPE_APSP_API
2288 bool "MIPS Coherent Processing System support"
2289 depends on SYS_SUPPORTS_MIPS_CPS
2291 select MIPS_CPS_PM if HOTPLUG_CPU
2293 select HOTPLUG_CORE_SYNC_DEAD if HOTPLUG_CPU
2294 select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
2295 select SYS_SUPPORTS_HOTPLUG_CPU
2296 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
2297 select SYS_SUPPORTS_SMP
2298 select WEAK_ORDERING
2299 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
2301 Select this if you wish to run an SMP kernel across multiple cores
2302 within a MIPS Coherent Processing System. When this option is
2303 enabled the kernel will probe for other cores and boot them with
2304 no external assistance. It is safe to enable this when hardware
2305 support is unavailable.
2318 config SB1_PASS_2_WORKAROUNDS
2320 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2323 config SB1_PASS_2_1_WORKAROUNDS
2325 depends on CPU_SB1 && CPU_SB1_PASS_2
2329 prompt "SmartMIPS or microMIPS ASE support"
2331 config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2334 Select this if you want neither microMIPS nor SmartMIPS support
2336 config CPU_HAS_SMARTMIPS
2337 depends on SYS_SUPPORTS_SMARTMIPS
2340 SmartMIPS is a extension of the MIPS32 architecture aimed at
2341 increased security at both hardware and software level for
2342 smartcards. Enabling this option will allow proper use of the
2343 SmartMIPS instructions by Linux applications. However a kernel with
2344 this option will not work on a MIPS core without SmartMIPS core. If
2345 you don't know you probably don't have SmartMIPS and should say N
2348 config CPU_MICROMIPS
2349 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
2352 When this option is enabled the kernel will be built using the
2358 bool "Support for the MIPS SIMD Architecture"
2359 depends on CPU_SUPPORTS_MSA
2360 depends on MIPS_FP_SUPPORT
2361 depends on 64BIT || MIPS_O32_FP64_SUPPORT
2363 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2364 and a set of SIMD instructions to operate on them. When this option
2365 is enabled the kernel will support allocating & switching MSA
2366 vector register contexts. If you know that your kernel will only be
2367 running on CPUs which do not support MSA or that your userland will
2368 not be making use of it then you may wish to say N here to reduce
2369 the size & complexity of your kernel.
2380 depends on !CPU_DIEI_BROKEN
2383 config CPU_DIEI_BROKEN
2389 config CPU_NO_LOAD_STORE_LR
2392 CPU lacks support for unaligned load and store instructions:
2393 LWL, LWR, SWL, SWR (Load/store word left/right).
2394 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2398 # Vectored interrupt mode is an R2 feature
2400 config CPU_MIPSR2_IRQ_VI
2404 # Extended interrupt mode is an R2 feature
2406 config CPU_MIPSR2_IRQ_EI
2411 depends on !CPU_R3000
2418 # Work around the "daddi" and "daddiu" CPU errata:
2420 # - The `daddi' instruction fails to trap on overflow.
2421 # "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2424 # - The `daddiu' instruction can produce an incorrect result.
2425 # "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2427 # "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2429 # "MIPS R4400PC/SC Errata, Processor Revision 1.0", erratum #7
2430 # "MIPS R4400MC Errata, Processor Revision 1.0", erratum #5
2431 config CPU_DADDI_WORKAROUNDS
2434 # Work around certain R4000 CPU errata (as implemented by GCC):
2436 # - A double-word or a variable shift may give an incorrect result
2437 # if executed immediately after starting an integer division:
2438 # "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2440 # "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2443 # - A double-word or a variable shift may give an incorrect result
2444 # if executed while an integer multiplication is in progress:
2445 # "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2448 # - An integer division may give an incorrect result if started in
2449 # a delay slot of a taken branch or a jump:
2450 # "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2452 config CPU_R4000_WORKAROUNDS
2454 select CPU_R4400_WORKAROUNDS
2456 # Work around certain R4400 CPU errata (as implemented by GCC):
2458 # - A double-word or a variable shift may give an incorrect result
2459 # if executed immediately after starting an integer division:
2460 # "MIPS R4400MC Errata, Processor Revision 1.0", erratum #10
2461 # "MIPS R4400MC Errata, Processor Revision 2.0 & 3.0", erratum #4
2462 config CPU_R4400_WORKAROUNDS
2465 config CPU_R4X00_BUGS64
2467 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2469 config MIPS_ASID_SHIFT
2471 default 6 if CPU_R3000
2474 config MIPS_ASID_BITS
2476 default 0 if MIPS_ASID_BITS_VARIABLE
2477 default 6 if CPU_R3000
2480 config MIPS_ASID_BITS_VARIABLE
2483 config MIPS_CRC_SUPPORT
2486 # R4600 erratum. Due to the lack of errata information the exact
2487 # technical details aren't known. I've experimentally found that disabling
2488 # interrupts during indexed I-cache flushes seems to be sufficient to deal
2490 config WAR_R4600_V1_INDEX_ICACHEOP
2493 # Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata:
2495 # 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2496 # Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2497 # executed if there is no other dcache activity. If the dcache is
2498 # accessed for another instruction immediately preceding when these
2499 # cache instructions are executing, it is possible that the dcache
2500 # tag match outputs used by these cache instructions will be
2501 # incorrect. These cache instructions should be preceded by at least
2502 # four instructions that are not any kind of load or store
2505 # This is not allowed: lw
2509 # cache Hit_Writeback_Invalidate_D
2511 # This is allowed: lw
2516 # cache Hit_Writeback_Invalidate_D
2517 config WAR_R4600_V1_HIT_CACHEOP
2520 # Writeback and invalidate the primary cache dcache before DMA.
2522 # R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2523 # Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2524 # operate correctly if the internal data cache refill buffer is empty. These
2525 # CACHE instructions should be separated from any potential data cache miss
2526 # by a load instruction to an uncached address to empty the response buffer."
2527 # (Revision 2.0 device errata from IDT available on https://www.idt.com/
2529 config WAR_R4600_V2_HIT_CACHEOP
2532 # From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2533 # the line which this instruction itself exists, the following
2534 # operation is not guaranteed."
2536 # Workaround: do two phase flushing for Index_Invalidate_I
2537 config WAR_TX49XX_ICACHE_INDEX_INV
2540 # The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2541 # opposes it being called that) where invalid instructions in the same
2542 # I-cache line worth of instructions being fetched may case spurious
2544 config WAR_ICACHE_REFILLS
2547 # On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2548 # may cause ll / sc and lld / scd sequences to execute non-atomically.
2549 config WAR_R10000_LLSC
2552 # 34K core erratum: "Problems Executing the TLBR Instruction"
2553 config WAR_MIPS34K_MISSED_ITLB
2557 # - Highmem only makes sense for the 32-bit kernel.
2558 # - The current highmem code will only work properly on physically indexed
2559 # caches such as R3000, SB1, R7000 or those that look like they're virtually
2560 # indexed such as R4000/R4400 SC and MC versions or R10000. So for the
2561 # moment we protect the user and offer the highmem option only on machines
2562 # where it's known to be safe. This will not offer highmem on a few systems
2563 # such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2564 # indexed CPUs but we're playing safe.
2565 # - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2566 # know they might have memory configurations that could make use of highmem
2570 bool "High Memory Support"
2571 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2574 config CPU_SUPPORTS_HIGHMEM
2577 config SYS_SUPPORTS_HIGHMEM
2580 config SYS_SUPPORTS_SMARTMIPS
2583 config SYS_SUPPORTS_MICROMIPS
2586 config SYS_SUPPORTS_MIPS16
2589 This option must be set if a kernel might be executed on a MIPS16-
2590 enabled CPU even if MIPS16 is not actually being used. In other
2591 words, it makes the kernel MIPS16-tolerant.
2593 config CPU_SUPPORTS_MSA
2596 config ARCH_FLATMEM_ENABLE
2598 depends on !NUMA && !CPU_LOONGSON2EF
2600 config ARCH_SPARSEMEM_ENABLE
2605 depends on SYS_SUPPORTS_NUMA
2607 select HAVE_SETUP_PER_CPU_AREA
2608 select NEED_PER_CPU_EMBED_FIRST_CHUNK
2610 Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2611 Access). This option improves performance on systems with more
2612 than two nodes; on two node systems it is generally better to
2613 leave it disabled; on single node systems leave this option
2616 config SYS_SUPPORTS_NUMA
2619 config HAVE_ARCH_NODEDATA_EXTENSION
2623 bool "Relocatable kernel"
2624 depends on SYS_SUPPORTS_RELOCATABLE
2625 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2626 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2627 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2628 CPU_P5600 || CAVIUM_OCTEON_SOC || \
2631 This builds a kernel image that retains relocation information
2632 so it can be loaded someplace besides the default 1MB.
2633 The relocations make the kernel binary about 15% larger,
2634 but are discarded at runtime
2636 config RELOCATION_TABLE_SIZE
2637 hex "Relocation table size"
2638 depends on RELOCATABLE
2639 range 0x0 0x01000000
2640 default "0x00200000" if CPU_LOONGSON64
2641 default "0x00100000"
2643 A table of relocation data will be appended to the kernel binary
2644 and parsed at boot to fix up the relocated kernel.
2646 This option allows the amount of space reserved for the table to be
2647 adjusted, although the default of 1Mb should be ok in most cases.
2649 The build will fail and a valid size suggested if this is too small.
2651 If unsure, leave at the default value.
2653 config RANDOMIZE_BASE
2654 bool "Randomize the address of the kernel image"
2655 depends on RELOCATABLE
2657 Randomizes the physical and virtual address at which the
2658 kernel image is loaded, as a security feature that
2659 deters exploit attempts relying on knowledge of the location
2660 of kernel internals.
2662 Entropy is generated using any coprocessor 0 registers available.
2664 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2668 config RANDOMIZE_BASE_MAX_OFFSET
2669 hex "Maximum kASLR offset" if EXPERT
2670 depends on RANDOMIZE_BASE
2671 range 0x0 0x40000000 if EVA || 64BIT
2672 range 0x0 0x08000000
2673 default "0x01000000"
2675 When kASLR is active, this provides the maximum offset that will
2676 be applied to the kernel image. It should be set according to the
2677 amount of physical RAM available in the target system minus
2678 PHYSICAL_START and must be a power of 2.
2680 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2681 EVA or 64-bit. The default is 16Mb.
2688 config HW_PERF_EVENTS
2689 bool "Enable hardware performance counter support for perf events"
2690 depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64)
2693 Enable hardware performance counter support for perf events. If
2694 disabled, perf events will use software events only.
2697 bool "Enable DMI scanning"
2698 depends on MACH_LOONGSON64
2699 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2702 Enabled scanning of DMI to identify machine quirks. Say Y
2703 here unless you have verified that your setup is not
2704 affected by entries in the DMI blacklist. Required by PNP
2708 bool "Multi-Processing support"
2709 depends on SYS_SUPPORTS_SMP
2711 This enables support for systems with more than one CPU. If you have
2712 a system with only one CPU, say N. If you have a system with more
2713 than one CPU, say Y.
2715 If you say N here, the kernel will run on uni- and multiprocessor
2716 machines, but will use only one CPU of a multiprocessor machine. If
2717 you say Y here, the kernel will run on many, but not all,
2718 uniprocessor machines. On a uniprocessor machine, the kernel
2719 will run faster if you say N here.
2721 People using multiprocessor machines who say Y here should also say
2722 Y to "Enhanced Real Time Clock Support", below.
2724 See also the SMP-HOWTO available at
2725 <https://www.tldp.org/docs.html#howto>.
2727 If you don't know what to do here, say N.
2730 bool "Support for hot-pluggable CPUs"
2731 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2733 Say Y here to allow turning CPUs off and on. CPUs can be
2734 controlled through /sys/devices/system/cpu.
2735 (Note: power management support will enable this option
2736 automatically on SMP systems. )
2737 Say N if you want to disable CPU hotplug.
2742 config SYS_SUPPORTS_MIPS_CPS
2745 config SYS_SUPPORTS_SMP
2748 config NR_CPUS_DEFAULT_4
2751 config NR_CPUS_DEFAULT_8
2754 config NR_CPUS_DEFAULT_16
2757 config NR_CPUS_DEFAULT_32
2760 config NR_CPUS_DEFAULT_64
2764 int "Maximum number of CPUs (2-256)"
2767 default "4" if NR_CPUS_DEFAULT_4
2768 default "8" if NR_CPUS_DEFAULT_8
2769 default "16" if NR_CPUS_DEFAULT_16
2770 default "32" if NR_CPUS_DEFAULT_32
2771 default "64" if NR_CPUS_DEFAULT_64
2773 This allows you to specify the maximum number of CPUs which this
2774 kernel will support. The maximum supported value is 32 for 32-bit
2775 kernel and 64 for 64-bit kernels; the minimum value which makes
2776 sense is 1 for Qemu (useful only for kernel debugging purposes)
2777 and 2 for all others.
2779 This is purely to save memory - each supported CPU adds
2780 approximately eight kilobytes to the kernel image. For best
2781 performance should round up your number of processors to the next
2784 config MIPS_PERF_SHARED_TC_COUNTERS
2787 config MIPS_NR_CPU_NR_MAP_1024
2790 config MIPS_NR_CPU_NR_MAP
2793 default 1024 if MIPS_NR_CPU_NR_MAP_1024
2794 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2797 # Timer Interrupt Frequency Configuration
2801 prompt "Timer frequency"
2804 Allows the configuration of the timer frequency.
2807 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2810 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
2813 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
2816 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
2819 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
2822 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
2825 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
2828 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
2832 config SYS_SUPPORTS_24HZ
2835 config SYS_SUPPORTS_48HZ
2838 config SYS_SUPPORTS_100HZ
2841 config SYS_SUPPORTS_128HZ
2844 config SYS_SUPPORTS_250HZ
2847 config SYS_SUPPORTS_256HZ
2850 config SYS_SUPPORTS_1000HZ
2853 config SYS_SUPPORTS_1024HZ
2856 config SYS_SUPPORTS_ARBIT_HZ
2858 default y if !SYS_SUPPORTS_24HZ && \
2859 !SYS_SUPPORTS_48HZ && \
2860 !SYS_SUPPORTS_100HZ && \
2861 !SYS_SUPPORTS_128HZ && \
2862 !SYS_SUPPORTS_250HZ && \
2863 !SYS_SUPPORTS_256HZ && \
2864 !SYS_SUPPORTS_1000HZ && \
2865 !SYS_SUPPORTS_1024HZ
2871 default 100 if HZ_100
2872 default 128 if HZ_128
2873 default 250 if HZ_250
2874 default 256 if HZ_256
2875 default 1000 if HZ_1000
2876 default 1024 if HZ_1024
2879 def_bool HIGH_RES_TIMERS
2881 config ARCH_SUPPORTS_KEXEC
2884 config ARCH_SUPPORTS_CRASH_DUMP
2887 config PHYSICAL_START
2888 hex "Physical address where the kernel is loaded"
2889 default "0xffffffff84000000"
2890 depends on CRASH_DUMP
2892 This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
2893 If you plan to use kernel for capturing the crash dump change
2894 this value to start of the reserved region (the "X" value as
2895 specified in the "crashkernel=YM@XM" command line boot parameter
2896 passed to the panic-ed kernel).
2898 config MIPS_O32_FP64_SUPPORT
2899 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
2900 depends on 32BIT || MIPS32_O32
2902 When this is enabled, the kernel will support use of 64-bit floating
2903 point registers with binaries using the O32 ABI along with the
2904 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
2905 32-bit MIPS systems this support is at the cost of increasing the
2906 size and complexity of the compiled FPU emulator. Thus if you are
2907 running a MIPS32 system and know that none of your userland binaries
2908 will require 64-bit floating point, you may wish to reduce the size
2909 of your kernel & potentially improve FP emulation performance by
2912 Although binutils currently supports use of this flag the details
2913 concerning its effect upon the O32 ABI in userland are still being
2914 worked on. In order to avoid userland becoming dependent upon current
2915 behaviour before the details have been finalised, this option should
2916 be considered experimental and only enabled by those working upon
2924 select OF_EARLY_FLATTREE
2934 prompt "Kernel appended dtb support" if USE_OF
2935 default MIPS_NO_APPENDED_DTB
2937 config MIPS_NO_APPENDED_DTB
2940 Do not enable appended dtb support.
2942 config MIPS_ELF_APPENDED_DTB
2945 With this option, the boot code will look for a device tree binary
2946 DTB) included in the vmlinux ELF section .appended_dtb. By default
2947 it is empty and the DTB can be appended using binutils command
2950 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
2952 This is meant as a backward compatibility convenience for those
2953 systems with a bootloader that can't be upgraded to accommodate
2954 the documented boot protocol using a device tree.
2956 config MIPS_RAW_APPENDED_DTB
2957 bool "vmlinux.bin or vmlinuz.bin"
2959 With this option, the boot code will look for a device tree binary
2960 DTB) appended to raw vmlinux.bin or vmlinuz.bin.
2961 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
2963 This is meant as a backward compatibility convenience for those
2964 systems with a bootloader that can't be upgraded to accommodate
2965 the documented boot protocol using a device tree.
2967 Beware that there is very little in terms of protection against
2968 this option being confused by leftover garbage in memory that might
2969 look like a DTB header after a reboot if no actual DTB is appended
2970 to vmlinux.bin. Do not leave this option active in a production kernel
2971 if you don't intend to always append a DTB.
2975 prompt "Kernel command line type" if !CMDLINE_OVERRIDE
2976 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
2977 !MACH_LOONGSON64 && !MIPS_MALTA && \
2979 default MIPS_CMDLINE_FROM_BOOTLOADER
2981 config MIPS_CMDLINE_FROM_DTB
2983 bool "Dtb kernel arguments if available"
2985 config MIPS_CMDLINE_DTB_EXTEND
2987 bool "Extend dtb kernel arguments with bootloader arguments"
2989 config MIPS_CMDLINE_FROM_BOOTLOADER
2990 bool "Bootloader kernel arguments if available"
2992 config MIPS_CMDLINE_BUILTIN_EXTEND
2993 depends on CMDLINE_BOOL
2994 bool "Extend builtin kernel arguments with bootloader arguments"
2999 config LOCKDEP_SUPPORT
3003 config STACKTRACE_SUPPORT
3007 config PGTABLE_LEVELS
3009 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3010 default 3 if 64BIT && (!PAGE_SIZE_64KB || MIPS_VA_BITS_48)
3013 config MIPS_AUTO_PFN_OFFSET
3016 menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3018 config PCI_DRIVERS_GENERIC
3019 select PCI_DOMAINS_GENERIC if PCI
3022 config PCI_DRIVERS_LEGACY
3023 def_bool !PCI_DRIVERS_GENERIC
3024 select NO_GENERIC_PCI_IOPORT_MAP
3025 select PCI_DOMAINS if PCI
3028 # ISA support is now enabled via select. Too many systems still have the one
3029 # or other ISA chip on the board that users don't know about so don't expect
3030 # users to choose the right thing ...
3036 bool "TURBOchannel support"
3037 depends on MACH_DECSTATION
3039 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3040 processors. TURBOchannel programming specifications are available
3042 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3044 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3045 Linux driver support status is documented at:
3046 <http://www.linux-mips.org/wiki/DECstation>
3052 config ARCH_MMAP_RND_BITS_MIN
3056 config ARCH_MMAP_RND_BITS_MAX
3060 config ARCH_MMAP_RND_COMPAT_BITS_MIN
3063 config ARCH_MMAP_RND_COMPAT_BITS_MAX
3070 select MIPS_EXTERNAL_TIMER
3076 config MIPS32_COMPAT
3083 bool "Kernel support for o32 binaries"
3085 select ARCH_WANT_OLD_COMPAT_IPC
3087 select MIPS32_COMPAT
3089 Select this option if you want to run o32 binaries. These are pure
3090 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of
3091 existing binaries are in this format.
3096 bool "Kernel support for n32 binaries"
3098 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
3100 select MIPS32_COMPAT
3102 Select this option if you want to run n32 binaries. These are
3103 64-bit binaries using 32-bit quantities for addressing and certain
3104 data that would normally be 64-bit. They are used in special
3109 config CC_HAS_MNO_BRANCH_LIKELY
3111 depends on $(cc-option,-mno-branch-likely)
3113 # https://github.com/llvm/llvm-project/issues/61045
3114 config CC_HAS_BROKEN_INLINE_COMPAT_BRANCH
3115 def_bool y if CC_IS_CLANG
3117 menu "Power management options"
3119 config ARCH_HIBERNATION_POSSIBLE
3121 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3123 config ARCH_SUSPEND_POSSIBLE
3125 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3127 source "kernel/power/Kconfig"
3131 config MIPS_EXTERNAL_TIMER
3134 menu "CPU Power Management"
3136 if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
3137 source "drivers/cpufreq/Kconfig"
3138 endif # CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
3140 source "drivers/cpuidle/Kconfig"
3144 source "arch/mips/kvm/Kconfig"
3146 source "arch/mips/vdso/Kconfig"