2 * linux/arch/m68k/kernel/traps.c
4 * Copyright (C) 1993, 1994 by Hamish Macdonald
6 * 68040 fixes by Michael Rausch
7 * 68040 fixes by Martin Apel
8 * 68040 fixes and writeback by Richard Zidlicky
9 * 68060 fixes by Roman Hodek
10 * 68060 fixes by Jesper Skov
12 * This file is subject to the terms and conditions of the GNU General Public
13 * License. See the file COPYING in the main directory of this archive
18 * Sets up all exception vectors
21 #include <linux/sched.h>
22 #include <linux/sched/debug.h>
23 #include <linux/signal.h>
24 #include <linux/kernel.h>
26 #include <linux/module.h>
27 #include <linux/user.h>
28 #include <linux/string.h>
29 #include <linux/linkage.h>
30 #include <linux/init.h>
31 #include <linux/ptrace.h>
32 #include <linux/kallsyms.h>
33 #include <linux/extable.h>
35 #include <asm/setup.h>
37 #include <linux/uaccess.h>
38 #include <asm/traps.h>
39 #include <asm/machdep.h>
40 #include <asm/processor.h>
41 #include <asm/siginfo.h>
42 #include <asm/tlbflush.h>
44 static const char *vec_names[] = {
45 [VEC_RESETSP] = "RESET SP",
46 [VEC_RESETPC] = "RESET PC",
47 [VEC_BUSERR] = "BUS ERROR",
48 [VEC_ADDRERR] = "ADDRESS ERROR",
49 [VEC_ILLEGAL] = "ILLEGAL INSTRUCTION",
50 [VEC_ZERODIV] = "ZERO DIVIDE",
52 [VEC_TRAP] = "TRAPcc",
53 [VEC_PRIV] = "PRIVILEGE VIOLATION",
54 [VEC_TRACE] = "TRACE",
55 [VEC_LINE10] = "LINE 1010",
56 [VEC_LINE11] = "LINE 1111",
57 [VEC_RESV12] = "UNASSIGNED RESERVED 12",
58 [VEC_COPROC] = "COPROCESSOR PROTOCOL VIOLATION",
59 [VEC_FORMAT] = "FORMAT ERROR",
60 [VEC_UNINT] = "UNINITIALIZED INTERRUPT",
61 [VEC_RESV16] = "UNASSIGNED RESERVED 16",
62 [VEC_RESV17] = "UNASSIGNED RESERVED 17",
63 [VEC_RESV18] = "UNASSIGNED RESERVED 18",
64 [VEC_RESV19] = "UNASSIGNED RESERVED 19",
65 [VEC_RESV20] = "UNASSIGNED RESERVED 20",
66 [VEC_RESV21] = "UNASSIGNED RESERVED 21",
67 [VEC_RESV22] = "UNASSIGNED RESERVED 22",
68 [VEC_RESV23] = "UNASSIGNED RESERVED 23",
69 [VEC_SPUR] = "SPURIOUS INTERRUPT",
70 [VEC_INT1] = "LEVEL 1 INT",
71 [VEC_INT2] = "LEVEL 2 INT",
72 [VEC_INT3] = "LEVEL 3 INT",
73 [VEC_INT4] = "LEVEL 4 INT",
74 [VEC_INT5] = "LEVEL 5 INT",
75 [VEC_INT6] = "LEVEL 6 INT",
76 [VEC_INT7] = "LEVEL 7 INT",
77 [VEC_SYS] = "SYSCALL",
78 [VEC_TRAP1] = "TRAP #1",
79 [VEC_TRAP2] = "TRAP #2",
80 [VEC_TRAP3] = "TRAP #3",
81 [VEC_TRAP4] = "TRAP #4",
82 [VEC_TRAP5] = "TRAP #5",
83 [VEC_TRAP6] = "TRAP #6",
84 [VEC_TRAP7] = "TRAP #7",
85 [VEC_TRAP8] = "TRAP #8",
86 [VEC_TRAP9] = "TRAP #9",
87 [VEC_TRAP10] = "TRAP #10",
88 [VEC_TRAP11] = "TRAP #11",
89 [VEC_TRAP12] = "TRAP #12",
90 [VEC_TRAP13] = "TRAP #13",
91 [VEC_TRAP14] = "TRAP #14",
92 [VEC_TRAP15] = "TRAP #15",
93 [VEC_FPBRUC] = "FPCP BSUN",
94 [VEC_FPIR] = "FPCP INEXACT",
95 [VEC_FPDIVZ] = "FPCP DIV BY 0",
96 [VEC_FPUNDER] = "FPCP UNDERFLOW",
97 [VEC_FPOE] = "FPCP OPERAND ERROR",
98 [VEC_FPOVER] = "FPCP OVERFLOW",
99 [VEC_FPNAN] = "FPCP SNAN",
100 [VEC_FPUNSUP] = "FPCP UNSUPPORTED OPERATION",
101 [VEC_MMUCFG] = "MMU CONFIGURATION ERROR",
102 [VEC_MMUILL] = "MMU ILLEGAL OPERATION ERROR",
103 [VEC_MMUACC] = "MMU ACCESS LEVEL VIOLATION ERROR",
104 [VEC_RESV59] = "UNASSIGNED RESERVED 59",
105 [VEC_UNIMPEA] = "UNASSIGNED RESERVED 60",
106 [VEC_UNIMPII] = "UNASSIGNED RESERVED 61",
107 [VEC_RESV62] = "UNASSIGNED RESERVED 62",
108 [VEC_RESV63] = "UNASSIGNED RESERVED 63",
111 static const char *space_names[] = {
113 [USER_DATA] = "User Data",
114 [USER_PROGRAM] = "User Program",
118 [FC_CONTROL] = "Control",
121 [SUPER_DATA] = "Super Data",
122 [SUPER_PROGRAM] = "Super Program",
126 void die_if_kernel(char *,struct pt_regs *,int);
127 asmlinkage int do_page_fault(struct pt_regs *regs, unsigned long address,
128 unsigned long error_code);
129 int send_fault_sig(struct pt_regs *regs);
131 asmlinkage void trap_c(struct frame *fp);
133 #if defined (CONFIG_M68060)
134 static inline void access_error060 (struct frame *fp)
136 unsigned long fslw = fp->un.fmt4.pc; /* is really FSLW for access error */
138 pr_debug("fslw=%#lx, fa=%#lx\n", fslw, fp->un.fmt4.effaddr);
140 if (fslw & MMU060_BPE) {
141 /* branch prediction error -> clear branch cache */
142 __asm__ __volatile__ ("movec %/cacr,%/d0\n\t"
143 "orl #0x00400000,%/d0\n\t"
146 /* return if there's no other error */
147 if (!(fslw & MMU060_ERR_BITS) && !(fslw & MMU060_SEE))
151 if (fslw & (MMU060_DESC_ERR | MMU060_WP | MMU060_SP)) {
152 unsigned long errorcode;
153 unsigned long addr = fp->un.fmt4.effaddr;
155 if (fslw & MMU060_MA)
156 addr = (addr + PAGE_SIZE - 1) & PAGE_MASK;
159 if (fslw & MMU060_DESC_ERR) {
160 __flush_tlb040_one(addr);
165 pr_debug("errorcode = %ld\n", errorcode);
166 do_page_fault(&fp->ptregs, addr, errorcode);
167 } else if (fslw & (MMU060_SEE)){
168 /* Software Emulation Error.
169 * fault during mem_read/mem_write in ifpsp060/os.S
171 send_fault_sig(&fp->ptregs);
172 } else if (!(fslw & (MMU060_RE|MMU060_WE)) ||
173 send_fault_sig(&fp->ptregs) > 0) {
174 pr_err("pc=%#lx, fa=%#lx\n", fp->ptregs.pc,
175 fp->un.fmt4.effaddr);
176 pr_err("68060 access error, fslw=%lx\n", fslw);
180 #endif /* CONFIG_M68060 */
182 #if defined (CONFIG_M68040)
183 static inline unsigned long probe040(int iswrite, unsigned long addr, int wbs)
190 asm volatile (".chip 68040; ptestw (%0); .chip 68k" : : "a" (addr));
192 asm volatile (".chip 68040; ptestr (%0); .chip 68k" : : "a" (addr));
194 asm volatile (".chip 68040; movec %%mmusr,%0; .chip 68k" : "=r" (mmusr));
201 static inline int do_040writeback1(unsigned short wbs, unsigned long wba,
208 switch (wbs & WBSIZ_040) {
210 res = put_user(wbd & 0xff, (char __user *)wba);
213 res = put_user(wbd & 0xffff, (short __user *)wba);
216 res = put_user(wbd, (int __user *)wba);
222 pr_debug("do_040writeback1, res=%d\n", res);
227 /* after an exception in a writeback the stack frame corresponding
228 * to that exception is discarded, set a few bits in the old frame
229 * to simulate what it should look like
231 static inline void fix_xframe040(struct frame *fp, unsigned long wba, unsigned short wbs)
233 fp->un.fmt7.faddr = wba;
234 fp->un.fmt7.ssw = wbs & 0xff;
235 if (wba != current->thread.faddr)
236 fp->un.fmt7.ssw |= MA_040;
239 static inline void do_040writebacks(struct frame *fp)
243 if (fp->un.fmt7.wb1s & WBV_040)
244 pr_err("access_error040: cannot handle 1st writeback. oops.\n");
247 if ((fp->un.fmt7.wb2s & WBV_040) &&
248 !(fp->un.fmt7.wb2s & WBTT_040)) {
249 res = do_040writeback1(fp->un.fmt7.wb2s, fp->un.fmt7.wb2a,
252 fix_xframe040(fp, fp->un.fmt7.wb2a, fp->un.fmt7.wb2s);
254 fp->un.fmt7.wb2s = 0;
257 /* do the 2nd wb only if the first one was successful (except for a kernel wb) */
258 if (fp->un.fmt7.wb3s & WBV_040 && (!res || fp->un.fmt7.wb3s & 4)) {
259 res = do_040writeback1(fp->un.fmt7.wb3s, fp->un.fmt7.wb3a,
263 fix_xframe040(fp, fp->un.fmt7.wb3a, fp->un.fmt7.wb3s);
265 fp->un.fmt7.wb2s = fp->un.fmt7.wb3s;
266 fp->un.fmt7.wb3s &= (~WBV_040);
267 fp->un.fmt7.wb2a = fp->un.fmt7.wb3a;
268 fp->un.fmt7.wb2d = fp->un.fmt7.wb3d;
271 fp->un.fmt7.wb3s = 0;
275 send_fault_sig(&fp->ptregs);
279 * called from sigreturn(), must ensure userspace code didn't
280 * manipulate exception frame to circumvent protection, then complete
282 * we just clear TM2 to turn it into a userspace access
284 asmlinkage void berr_040cleanup(struct frame *fp)
286 fp->un.fmt7.wb2s &= ~4;
287 fp->un.fmt7.wb3s &= ~4;
289 do_040writebacks(fp);
292 static inline void access_error040(struct frame *fp)
294 unsigned short ssw = fp->un.fmt7.ssw;
297 pr_debug("ssw=%#x, fa=%#lx\n", ssw, fp->un.fmt7.faddr);
298 pr_debug("wb1s=%#x, wb2s=%#x, wb3s=%#x\n", fp->un.fmt7.wb1s,
299 fp->un.fmt7.wb2s, fp->un.fmt7.wb3s);
300 pr_debug("wb2a=%lx, wb3a=%lx, wb2d=%lx, wb3d=%lx\n",
301 fp->un.fmt7.wb2a, fp->un.fmt7.wb3a,
302 fp->un.fmt7.wb2d, fp->un.fmt7.wb3d);
305 unsigned long addr = fp->un.fmt7.faddr;
306 unsigned long errorcode;
309 * The MMU status has to be determined AFTER the address
310 * has been corrected if there was a misaligned access (MA).
313 addr = (addr + 7) & -8;
315 /* MMU error, get the MMUSR info for this access */
316 mmusr = probe040(!(ssw & RW_040), addr, ssw);
317 pr_debug("mmusr = %lx\n", mmusr);
319 if (!(mmusr & MMU_R_040)) {
320 /* clear the invalid atc entry */
321 __flush_tlb040_one(addr);
325 /* despite what documentation seems to say, RMW
326 * accesses have always both the LK and RW bits set */
327 if (!(ssw & RW_040) || (ssw & LK_040))
330 if (do_page_fault(&fp->ptregs, addr, errorcode)) {
331 pr_debug("do_page_fault() !=0\n");
332 if (user_mode(&fp->ptregs)){
333 /* delay writebacks after signal delivery */
334 pr_debug(".. was usermode - return\n");
337 /* disable writeback into user space from kernel
338 * (if do_page_fault didn't fix the mapping,
339 * the writeback won't do good)
342 pr_debug(".. disabling wb2\n");
343 if (fp->un.fmt7.wb2a == fp->un.fmt7.faddr)
344 fp->un.fmt7.wb2s &= ~WBV_040;
345 if (fp->un.fmt7.wb3a == fp->un.fmt7.faddr)
346 fp->un.fmt7.wb3s &= ~WBV_040;
349 /* In case of a bus error we either kill the process or expect
350 * the kernel to catch the fault, which then is also responsible
351 * for cleaning up the mess.
353 current->thread.signo = SIGBUS;
354 current->thread.faddr = fp->un.fmt7.faddr;
355 if (send_fault_sig(&fp->ptregs) >= 0)
356 pr_err("68040 bus error (ssw=%x, faddr=%lx)\n", ssw,
361 do_040writebacks(fp);
363 #endif /* CONFIG_M68040 */
365 #if defined(CONFIG_SUN3)
366 #include <asm/sun3mmu.h>
368 extern int mmu_emu_handle_fault (unsigned long, int, int);
370 /* sun3 version of bus_error030 */
372 static inline void bus_error030 (struct frame *fp)
374 unsigned char buserr_type = sun3_get_buserr ();
375 unsigned long addr, errorcode;
376 unsigned short ssw = fp->un.fmtb.ssw;
377 extern unsigned long _sun3_map_test_start, _sun3_map_test_end;
380 pr_debug("Instruction fault at %#010lx\n",
382 fp->ptregs.format == 0xa ? fp->ptregs.pc + 2 : fp->un.fmtb.baddr - 2
384 fp->ptregs.format == 0xa ? fp->ptregs.pc + 4 : fp->un.fmtb.baddr);
386 pr_debug("Data %s fault at %#010lx in %s (pc=%#lx)\n",
387 ssw & RW ? "read" : "write",
389 space_names[ssw & DFC], fp->ptregs.pc);
392 * Check if this page should be demand-mapped. This needs to go before
393 * the testing for a bad kernel-space access (demand-mapping applies
394 * to kernel accesses too).
398 && (buserr_type & (SUN3_BUSERR_PROTERR | SUN3_BUSERR_INVALID))) {
399 if (mmu_emu_handle_fault (fp->un.fmtb.daddr, ssw & RW, 0))
403 /* Check for kernel-space pagefault (BAD). */
404 if (fp->ptregs.sr & PS_S) {
405 /* kernel fault must be a data fault to user space */
406 if (! ((ssw & DF) && ((ssw & DFC) == USER_DATA))) {
407 // try checking the kernel mappings before surrender
408 if (mmu_emu_handle_fault (fp->un.fmtb.daddr, ssw & RW, 1))
410 /* instruction fault or kernel data fault! */
412 pr_err("Instruction fault at %#010lx\n",
415 /* was this fault incurred testing bus mappings? */
416 if((fp->ptregs.pc >= (unsigned long)&_sun3_map_test_start) &&
417 (fp->ptregs.pc <= (unsigned long)&_sun3_map_test_end)) {
418 send_fault_sig(&fp->ptregs);
422 pr_err("Data %s fault at %#010lx in %s (pc=%#lx)\n",
423 ssw & RW ? "read" : "write",
425 space_names[ssw & DFC], fp->ptregs.pc);
427 pr_err("BAD KERNEL BUSERR\n");
429 die_if_kernel("Oops", &fp->ptregs,0);
435 if (!(ssw & (FC | FB)) && !(ssw & DF))
436 /* not an instruction fault or data fault! BAD */
437 panic ("USER BUSERR w/o instruction or data fault");
441 /* First handle the data fault, if any. */
443 addr = fp->un.fmtb.daddr;
445 // errorcode bit 0: 0 -> no page 1 -> protection fault
446 // errorcode bit 1: 0 -> read fault 1 -> write fault
448 // (buserr_type & SUN3_BUSERR_PROTERR) -> protection fault
449 // (buserr_type & SUN3_BUSERR_INVALID) -> invalid page fault
451 if (buserr_type & SUN3_BUSERR_PROTERR)
453 else if (buserr_type & SUN3_BUSERR_INVALID)
456 pr_debug("*** unexpected busfault type=%#04x\n",
458 pr_debug("invalid %s access at %#lx from pc %#lx\n",
459 !(ssw & RW) ? "write" : "read", addr,
461 die_if_kernel ("Oops", &fp->ptregs, buserr_type);
466 //todo: wtf is RM bit? --m
467 if (!(ssw & RW) || ssw & RM)
470 /* Handle page fault. */
471 do_page_fault (&fp->ptregs, addr, errorcode);
473 /* Retry the data fault now. */
477 /* Now handle the instruction fault. */
479 /* Get the fault address. */
480 if (fp->ptregs.format == 0xA)
481 addr = fp->ptregs.pc + 4;
483 addr = fp->un.fmtb.baddr;
487 if (buserr_type & SUN3_BUSERR_INVALID) {
488 if (!mmu_emu_handle_fault(addr, 1, 0))
489 do_page_fault (&fp->ptregs, addr, 0);
491 pr_debug("protection fault on insn access (segv).\n");
496 #if defined(CPU_M68020_OR_M68030)
497 static inline void bus_error030 (struct frame *fp)
499 volatile unsigned short temp;
500 unsigned short mmusr;
501 unsigned long addr, errorcode;
502 unsigned short ssw = fp->un.fmtb.ssw;
507 pr_debug("pid = %x ", current->pid);
508 pr_debug("SSW=%#06x ", ssw);
511 pr_debug("Instruction fault at %#010lx\n",
513 fp->ptregs.format == 0xa ? fp->ptregs.pc + 2 : fp->un.fmtb.baddr - 2
515 fp->ptregs.format == 0xa ? fp->ptregs.pc + 4 : fp->un.fmtb.baddr);
517 pr_debug("Data %s fault at %#010lx in %s (pc=%#lx)\n",
518 ssw & RW ? "read" : "write",
520 space_names[ssw & DFC], fp->ptregs.pc);
522 /* ++andreas: If a data fault and an instruction fault happen
523 at the same time map in both pages. */
525 /* First handle the data fault, if any. */
527 addr = fp->un.fmtb.daddr;
530 asm volatile ("ptestr %3,%2@,#7,%0\n\t"
532 : "=a&" (desc), "=m" (temp)
533 : "a" (addr), "d" (ssw));
534 pr_debug("mmusr is %#x for addr %#lx in task %p\n",
535 temp, addr, current);
536 pr_debug("descriptor address is 0x%p, contents %#lx\n",
537 __va(desc), *(unsigned long *)__va(desc));
539 asm volatile ("ptestr %2,%1@,#7\n\t"
541 : "=m" (temp) : "a" (addr), "d" (ssw));
544 errorcode = (mmusr & MMU_I) ? 0 : 1;
545 if (!(ssw & RW) || (ssw & RM))
548 if (mmusr & (MMU_I | MMU_WP)) {
549 /* We might have an exception table for this PC */
550 if (ssw & 4 && !search_exception_tables(fp->ptregs.pc)) {
551 pr_err("Data %s fault at %#010lx in %s (pc=%#lx)\n",
552 ssw & RW ? "read" : "write",
554 space_names[ssw & DFC], fp->ptregs.pc);
557 /* Don't try to do anything further if an exception was
559 if (do_page_fault (&fp->ptregs, addr, errorcode) < 0)
561 } else if (!(mmusr & MMU_I)) {
562 /* probably a 020 cas fault */
563 if (!(ssw & RM) && send_fault_sig(&fp->ptregs) > 0)
564 pr_err("unexpected bus error (%#x,%#x)\n", ssw,
566 } else if (mmusr & (MMU_B|MMU_L|MMU_S)) {
567 pr_err("invalid %s access at %#lx from pc %#lx\n",
568 !(ssw & RW) ? "write" : "read", addr,
570 die_if_kernel("Oops",&fp->ptregs,mmusr);
575 static volatile long tlong;
578 pr_err("weird %s access at %#lx from pc %#lx (ssw is %#x)\n",
579 !(ssw & RW) ? "write" : "read", addr,
581 asm volatile ("ptestr #1,%1@,#0\n\t"
587 pr_err("level 0 mmusr is %#x\n", mmusr);
589 asm volatile ("pmove %%tt0,%0"
591 pr_debug("tt0 is %#lx, ", tlong);
592 asm volatile ("pmove %%tt1,%0"
594 pr_debug("tt1 is %#lx\n", tlong);
596 pr_debug("Unknown SIGSEGV - 1\n");
597 die_if_kernel("Oops",&fp->ptregs,mmusr);
602 /* setup an ATC entry for the access about to be retried */
603 if (!(ssw & RW) || (ssw & RM))
604 asm volatile ("ploadw %1,%0@" : /* no outputs */
605 : "a" (addr), "d" (ssw));
607 asm volatile ("ploadr %1,%0@" : /* no outputs */
608 : "a" (addr), "d" (ssw));
611 /* Now handle the instruction fault. */
613 if (!(ssw & (FC|FB)))
616 if (fp->ptregs.sr & PS_S) {
617 pr_err("Instruction fault at %#010lx\n", fp->ptregs.pc);
619 pr_err("BAD KERNEL BUSERR\n");
620 die_if_kernel("Oops",&fp->ptregs,0);
625 /* get the fault address */
626 if (fp->ptregs.format == 10)
627 addr = fp->ptregs.pc + 4;
629 addr = fp->un.fmtb.baddr;
633 if ((ssw & DF) && ((addr ^ fp->un.fmtb.daddr) & PAGE_MASK) == 0)
634 /* Insn fault on same page as data fault. But we
635 should still create the ATC entry. */
636 goto create_atc_entry;
639 asm volatile ("ptestr #1,%2@,#7,%0\n\t"
641 : "=a&" (desc), "=m" (temp)
643 pr_debug("mmusr is %#x for addr %#lx in task %p\n",
644 temp, addr, current);
645 pr_debug("descriptor address is 0x%p, contents %#lx\n",
646 __va(desc), *(unsigned long *)__va(desc));
648 asm volatile ("ptestr #1,%1@,#7\n\t"
650 : "=m" (temp) : "a" (addr));
654 do_page_fault (&fp->ptregs, addr, 0);
655 else if (mmusr & (MMU_B|MMU_L|MMU_S)) {
656 pr_err("invalid insn access at %#lx from pc %#lx\n",
657 addr, fp->ptregs.pc);
658 pr_debug("Unknown SIGSEGV - 2\n");
659 die_if_kernel("Oops",&fp->ptregs,mmusr);
665 /* setup an ATC entry for the access about to be retried */
666 asm volatile ("ploadr #2,%0@" : /* no outputs */
669 #endif /* CPU_M68020_OR_M68030 */
670 #endif /* !CONFIG_SUN3 */
672 #if defined(CONFIG_COLDFIRE) && defined(CONFIG_MMU)
673 #include <asm/mcfmmu.h>
676 * The following table converts the FS encoding of a ColdFire
677 * exception stack frame into the error_code value needed by
680 static const unsigned char fs_err_code[] = {
699 static inline void access_errorcf(unsigned int fs, struct frame *fp)
701 unsigned long mmusr, addr;
702 unsigned int err_code;
705 mmusr = mmu_read(MMUSR);
706 addr = mmu_read(MMUAR);
710 * bit 0 == 0 means no page found, 1 means protection fault
711 * bit 1 == 0 means read, 1 means write
714 case 5: /* 0101 TLB opword X miss */
715 need_page_fault = cf_tlb_miss(&fp->ptregs, 0, 0, 0);
716 addr = fp->ptregs.pc;
718 case 6: /* 0110 TLB extension word X miss */
719 need_page_fault = cf_tlb_miss(&fp->ptregs, 0, 0, 1);
720 addr = fp->ptregs.pc + sizeof(long);
722 case 10: /* 1010 TLB W miss */
723 need_page_fault = cf_tlb_miss(&fp->ptregs, 1, 1, 0);
725 case 14: /* 1110 TLB R miss */
726 need_page_fault = cf_tlb_miss(&fp->ptregs, 0, 1, 0);
731 /* 0010 Interrupt during debug service routine */
733 /* 0100 X Protection */
734 /* 0111 IFP in emulator mode */
735 /* 1000 W Protection*/
736 /* 1001 Write error*/
738 /* 1100 R Protection*/
739 /* 1101 R Protection*/
740 /* 1111 OEP in emulator mode*/
745 if (need_page_fault) {
746 err_code = fs_err_code[fs];
747 if ((fs == 13) && (mmusr & MMUSR_WF)) /* rd-mod-wr access */
748 err_code |= 2; /* bit1 - write, bit0 - protection */
749 do_page_fault(&fp->ptregs, addr, err_code);
752 #endif /* CONFIG_COLDFIRE CONFIG_MMU */
754 asmlinkage void buserr_c(struct frame *fp)
756 /* Only set esp0 if coming from user mode */
757 if (user_mode(&fp->ptregs))
758 current->thread.esp0 = (unsigned long) fp;
760 pr_debug("*** Bus Error *** Format is %x\n", fp->ptregs.format);
762 #if defined(CONFIG_COLDFIRE) && defined(CONFIG_MMU)
763 if (CPU_IS_COLDFIRE) {
765 fs = (fp->ptregs.vector & 0x3) |
766 ((fp->ptregs.vector & 0xc00) >> 8);
776 access_errorcf(fs, fp);
782 #endif /* CONFIG_COLDFIRE && CONFIG_MMU */
784 switch (fp->ptregs.format) {
785 #if defined (CONFIG_M68060)
786 case 4: /* 68060 access error */
787 access_error060 (fp);
790 #if defined (CONFIG_M68040)
791 case 0x7: /* 68040 access error */
792 access_error040 (fp);
795 #if defined (CPU_M68020_OR_M68030)
802 die_if_kernel("bad frame format",&fp->ptregs,0);
803 pr_debug("Unknown SIGSEGV - 4\n");
809 static int kstack_depth_to_print = 48;
811 static void show_trace(unsigned long *stack, const char *loglvl)
813 unsigned long *endstack;
817 printk("%sCall Trace:", loglvl);
818 addr = (unsigned long)stack + THREAD_SIZE - 1;
819 endstack = (unsigned long *)(addr & -THREAD_SIZE);
821 while (stack + 1 <= endstack) {
824 * If the address is either in the text segment of the
825 * kernel, or in the region which contains vmalloc'ed
826 * memory, it *may* be the address of a calling
827 * routine; if so, print it so that someone tracing
828 * down the cause of the crash will be able to figure
829 * out the call path that was taken.
831 if (__kernel_text_address(addr)) {
832 #ifndef CONFIG_KALLSYMS
836 pr_cont(" [<%08lx>] %pS\n", addr, (void *)addr);
843 void show_registers(struct pt_regs *regs)
845 struct frame *fp = (struct frame *)regs;
851 pr_info("PC: [<%08lx>] %pS\n", regs->pc, (void *)regs->pc);
852 pr_info("SR: %04x SP: %p a2: %08lx\n", regs->sr, regs, regs->a2);
853 pr_info("d0: %08lx d1: %08lx d2: %08lx d3: %08lx\n",
854 regs->d0, regs->d1, regs->d2, regs->d3);
855 pr_info("d4: %08lx d5: %08lx a0: %08lx a1: %08lx\n",
856 regs->d4, regs->d5, regs->a0, regs->a1);
858 pr_info("Process %s (pid: %d, task=%p)\n",
859 current->comm, task_pid_nr(current), current);
860 addr = (unsigned long)&fp->un;
861 pr_info("Frame format=%X ", regs->format);
862 switch (regs->format) {
864 pr_cont("instr addr=%08lx\n", fp->un.fmt2.iaddr);
865 addr += sizeof(fp->un.fmt2);
868 pr_cont("eff addr=%08lx\n", fp->un.fmt3.effaddr);
869 addr += sizeof(fp->un.fmt3);
873 pr_cont("fault addr=%08lx fslw=%08lx\n",
874 fp->un.fmt4.effaddr, fp->un.fmt4.pc);
876 pr_cont("eff addr=%08lx pc=%08lx\n",
877 fp->un.fmt4.effaddr, fp->un.fmt4.pc);
878 addr += sizeof(fp->un.fmt4);
881 pr_cont("eff addr=%08lx ssw=%04x faddr=%08lx\n",
882 fp->un.fmt7.effaddr, fp->un.fmt7.ssw, fp->un.fmt7.faddr);
883 pr_info("wb 1 stat/addr/data: %04x %08lx %08lx\n",
884 fp->un.fmt7.wb1s, fp->un.fmt7.wb1a, fp->un.fmt7.wb1dpd0);
885 pr_info("wb 2 stat/addr/data: %04x %08lx %08lx\n",
886 fp->un.fmt7.wb2s, fp->un.fmt7.wb2a, fp->un.fmt7.wb2d);
887 pr_info("wb 3 stat/addr/data: %04x %08lx %08lx\n",
888 fp->un.fmt7.wb3s, fp->un.fmt7.wb3a, fp->un.fmt7.wb3d);
889 pr_info("push data: %08lx %08lx %08lx %08lx\n",
890 fp->un.fmt7.wb1dpd0, fp->un.fmt7.pd1, fp->un.fmt7.pd2,
892 addr += sizeof(fp->un.fmt7);
895 pr_cont("instr addr=%08lx\n", fp->un.fmt9.iaddr);
896 addr += sizeof(fp->un.fmt9);
899 pr_cont("ssw=%04x isc=%04x isb=%04x daddr=%08lx dobuf=%08lx\n",
900 fp->un.fmta.ssw, fp->un.fmta.isc, fp->un.fmta.isb,
901 fp->un.fmta.daddr, fp->un.fmta.dobuf);
902 addr += sizeof(fp->un.fmta);
905 pr_cont("ssw=%04x isc=%04x isb=%04x daddr=%08lx dobuf=%08lx\n",
906 fp->un.fmtb.ssw, fp->un.fmtb.isc, fp->un.fmtb.isb,
907 fp->un.fmtb.daddr, fp->un.fmtb.dobuf);
908 pr_info("baddr=%08lx dibuf=%08lx ver=%x\n",
909 fp->un.fmtb.baddr, fp->un.fmtb.dibuf, fp->un.fmtb.ver);
910 addr += sizeof(fp->un.fmtb);
915 show_stack(NULL, (unsigned long *)addr, KERN_INFO);
918 cp = (u16 *)regs->pc;
919 for (i = -8; i < 16; i++) {
920 if (get_kernel_nofault(c, cp + i) && i >= 0) {
921 pr_cont(" Bad PC value.");
927 pr_cont(" <%04x>", c);
932 void show_stack(struct task_struct *task, unsigned long *stack,
936 unsigned long *endstack;
941 stack = (unsigned long *)task->thread.esp0;
943 stack = (unsigned long *)&stack;
945 endstack = (unsigned long *)(((unsigned long)stack + THREAD_SIZE - 1) & -THREAD_SIZE);
947 printk("%sStack from %08lx:", loglvl, (unsigned long)stack);
949 for (i = 0; i < kstack_depth_to_print; i++) {
950 if (p + 1 > endstack)
954 pr_cont(" %08lx", *p++);
957 show_trace(stack, loglvl);
961 * The vector number returned in the frame pointer may also contain
962 * the "fs" (Fault Status) bits on ColdFire. These are in the bottom
963 * 2 bits, and upper 2 bits. So we need to mask out the real vector
964 * number before using it in comparisons. You don't need to do this on
965 * real 68k parts, but it won't hurt either.
968 void bad_super_trap (struct frame *fp)
970 int vector = (fp->ptregs.vector >> 2) & 0xff;
973 if (vector < ARRAY_SIZE(vec_names))
974 pr_err("*** %s *** FORMAT=%X\n",
978 pr_err("*** Exception %d *** FORMAT=%X\n",
979 vector, fp->ptregs.format);
980 if (vector == VEC_ADDRERR && CPU_IS_020_OR_030) {
981 unsigned short ssw = fp->un.fmtb.ssw;
983 pr_err("SSW=%#06x ", ssw);
986 pr_err("Pipe stage C instruction fault at %#010lx\n",
987 (fp->ptregs.format) == 0xA ?
988 fp->ptregs.pc + 2 : fp->un.fmtb.baddr - 2);
990 pr_err("Pipe stage B instruction fault at %#010lx\n",
991 (fp->ptregs.format) == 0xA ?
992 fp->ptregs.pc + 4 : fp->un.fmtb.baddr);
994 pr_err("Data %s fault at %#010lx in %s (pc=%#lx)\n",
995 ssw & RW ? "read" : "write",
996 fp->un.fmtb.daddr, space_names[ssw & DFC],
999 pr_err("Current process id is %d\n", task_pid_nr(current));
1000 die_if_kernel("BAD KERNEL TRAP", &fp->ptregs, 0);
1003 asmlinkage void trap_c(struct frame *fp)
1007 int vector = (fp->ptregs.vector >> 2) & 0xff;
1009 if (fp->ptregs.sr & PS_S) {
1010 if (vector == VEC_TRACE) {
1011 /* traced a trapping instruction on a 68020/30,
1012 * real exception will be executed afterwards.
1017 if (fixup_exception(&fp->ptregs))
1024 /* send the appropriate signal to the user program */
1027 si_code = BUS_ADRALN;
1033 si_code = ILL_ILLOPC;
1037 si_code = ILL_PRVOPC;
1041 si_code = ILL_COPROC;
1058 si_code = ILL_ILLTRP;
1064 si_code = FPE_FLTINV;
1068 si_code = FPE_FLTRES;
1072 si_code = FPE_FLTDIV;
1076 si_code = FPE_FLTUND;
1080 si_code = FPE_FLTOVF;
1084 si_code = FPE_INTDIV;
1089 si_code = FPE_INTOVF;
1092 case VEC_TRACE: /* ptrace single step */
1093 si_code = TRAP_TRACE;
1096 case VEC_TRAP15: /* breakpoint */
1097 si_code = TRAP_BRKPT;
1101 si_code = ILL_ILLOPC;
1105 switch (fp->ptregs.format) {
1107 addr = (void __user *) fp->ptregs.pc;
1110 addr = (void __user *) fp->un.fmt2.iaddr;
1113 addr = (void __user *) fp->un.fmt7.effaddr;
1116 addr = (void __user *) fp->un.fmt9.iaddr;
1119 addr = (void __user *) fp->un.fmta.daddr;
1122 addr = (void __user*) fp->un.fmtb.daddr;
1125 force_sig_fault(sig, si_code, addr);
1128 void die_if_kernel (char *str, struct pt_regs *fp, int nr)
1130 if (!(fp->sr & PS_S))
1134 pr_crit("%s: %08x\n", str, nr);
1136 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
1137 make_task_dead(SIGSEGV);
1140 asmlinkage void set_esp0(unsigned long ssp)
1142 current->thread.esp0 = ssp;
1146 * This function is called if an error occur while accessing
1147 * user-space from the fpsp040 code.
1149 asmlinkage void fpsp040_die(void)
1151 force_exit_sig(SIGSEGV);
1154 #ifdef CONFIG_M68KFPU_EMU
1155 asmlinkage void fpemu_signal(int signal, int code, void *addr)
1157 force_sig_fault(signal, code, addr);