2 * File: arch/blackfin/mach-bf537/head.S
3 * Based on: arch/blackfin/mach-bf533/head.S
4 * Author: Jeff Dionne <jeff@uclinux.org> COPYRIGHT 1998 D. Jeff Dionne
7 * Description: Startup code for Blackfin BF537
10 * Copyright 2004-2006 Analog Devices Inc.
12 * Bugs: Enter bugs at http://blackfin.uclinux.org/
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, see the file COPYING, or write
26 * to the Free Software Foundation, Inc.,
27 * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
30 #include <linux/linkage.h>
31 #include <asm/blackfin.h>
32 #if CONFIG_BFIN_KERNEL_CLOCK
33 #include <asm/mach/mem_init.h>
41 .extern _bf53x_relocate_l1_mem
43 #define INITIAL_STACK 0xFFB01000
49 /* R0: argument of command line string, passed from uboot, save it */
51 /* Set the SYSCFG register */
53 SYSCFG = R0; /*Enable Cycle Counter and Nesting Of Interrupts(3rd Bit)*/
56 /* Clear Out All the data and pointer Registers*/
78 /* Clear Out All the DAG Registers*/
94 /* Turn off the icache */
95 p0.l = (IMEM_CONTROL & 0xFFFF);
96 p0.h = (IMEM_CONTROL >> 16);
101 /* Anomaly 05000125 */
102 #ifdef ANOMALY_05000125
108 #ifdef ANOMALY_05000125
112 /* Turn off the dcache */
113 p0.l = (DMEM_CONTROL & 0xFFFF);
114 p0.h = (DMEM_CONTROL >> 16);
119 /* Anomaly 05000125 */
120 #ifdef ANOMALY_05000125
126 #ifdef ANOMALY_05000125
130 /* Initialise General-Purpose I/O Modules on BF537 */
131 /* Rev 0.0 Anomaly 05000212 - PORTx_FER,
132 * PORT_MUX Registers Do Not accept "writes" correctly:
134 p0.h = hi(BFIN_PORT_MUX);
135 p0.l = lo(BFIN_PORT_MUX);
136 #ifdef ANOMALY_05000212
137 R0.L = W[P0]; /* Read */
140 R0 = (PGDE_UART | PFTE_UART)(Z);
141 #ifdef ANOMALY_05000212
142 W[P0] = R0.L; /* Write */
145 W[P0] = R0.L; /* Enable both UARTS */
148 p0.h = hi(PORTF_FER);
149 p0.l = lo(PORTF_FER);
150 #ifdef ANOMALY_05000212
151 R0.L = W[P0]; /* Read */
155 #ifdef ANOMALY_05000212
156 W[P0] = R0.L; /* Write */
159 /* Enable peripheral function of PORTF for UART0 and UART1 */
163 #if !defined(CONFIG_BF534)
164 p0.h = hi(EMAC_SYSTAT);
165 p0.l = lo(EMAC_SYSTAT);
166 R0.h = 0xFFFF; /* Clear EMAC Interrupt Status bits */
172 #ifdef CONFIG_BF537_PORT_H
173 p0.h = hi(PORTH_FER);
174 p0.l = lo(PORTH_FER);
175 R0.L = W[P0]; /* Read */
178 W[P0] = R0.L; /* Write */
180 W[P0] = R0.L; /* Disable peripheral function of PORTH */
188 w[p0] = r0.L; /* To enable DLL writes */
203 p0.h = hi(UART_GCTL);
204 p0.l = lo(UART_GCTL);
206 w[p0] = r0.L; /* To enable UART clock */
209 /* Initialize stack pointer */
210 sp.l = lo(INITIAL_STACK);
211 sp.h = hi(INITIAL_STACK);
215 /* Put The Code for PLL Programming and SDRAM Programming in L1 ISRAM */
216 call _bf53x_relocate_l1_mem;
217 #if CONFIG_BFIN_KERNEL_CLOCK
218 call _start_dma_code;
220 /* Code for initializing Async memory banks */
222 p2.h = hi(EBIU_AMBCTL1);
223 p2.l = lo(EBIU_AMBCTL1);
224 r0.h = hi(AMBCTL1VAL);
225 r0.l = lo(AMBCTL1VAL);
229 p2.h = hi(EBIU_AMBCTL0);
230 p2.l = lo(EBIU_AMBCTL0);
231 r0.h = hi(AMBCTL0VAL);
232 r0.l = lo(AMBCTL0VAL);
236 p2.h = hi(EBIU_AMGCTL);
237 p2.l = lo(EBIU_AMGCTL);
242 /* This section keeps the processor in supervisor mode
243 * during kernel boot. Switches to user mode at end of boot.
244 * See page 3-9 of Hardware Reference manual for documentation.
247 /* EVT15 = _real_start */
267 #if defined(ANOMALY_05000281)
280 w[p0] = r0; /* watchdog off for now */
283 /* Code update for BSS size == 0
284 * Zero out the bss region.
293 lsetup (.L_clear_bss, .L_clear_bss ) lc0 = p2;
297 /* In case there is a NULL pointer reference
298 * Zero out region before stext
308 lsetup (.L_clear_zero, .L_clear_zero ) lc0 = p2;
312 /* pass the uboot arguments to the global value command line */
332 * load the current thread pointer and stack
334 r1.l = _init_thread_union;
335 r1.h = _init_thread_union;
348 #if CONFIG_BFIN_KERNEL_CLOCK
349 ENTRY(_start_dma_code)
351 /* Enable PHY CLK buffer output */
368 * - [14:09] = MSEL[5:0] : CLKIN / VCO multiplication factors
369 * - [8] = BYPASS : BYPASS the PLL, run CLKIN into CCLK/SCLK
370 * - [7] = output delay (add 200ps of delay to mem signals)
371 * - [6] = input delay (add 200ps of input delay to mem signals)
372 * - [5] = PDWN : 1=All Clocks off
373 * - [3] = STOPCK : 1=Core Clock off
374 * - [1] = PLL_OFF : 1=Disable Power to PLL
375 * - [0] = DF : 1=Pass CLKIN/2 to PLL / 0=Pass CLKIN to PLL
376 * all other bits set to zero
379 p0.h = hi(PLL_LOCKCNT);
380 p0.l = lo(PLL_LOCKCNT);
385 P2.H = hi(EBIU_SDGCTL);
386 P2.L = lo(EBIU_SDGCTL);
392 r0 = CONFIG_VCO_MULT & 63; /* Load the VCO multiplier */
393 r0 = r0 << 9; /* Shift it over, */
394 r1 = CLKIN_HALF; /* Do we need to divide CLKIN by 2?*/
396 r1 = PLL_BYPASS; /* Bypass the PLL? */
397 r1 = r1 << 8; /* Shift it over */
398 r0 = r1 | r0; /* add them all together */
401 p0.l = lo(PLL_CTL); /* Load the address */
402 cli r2; /* Disable interrupts */
404 w[p0] = r0.l; /* Set the value */
405 idle; /* Wait for the PLL to stablize */
406 sti r2; /* Enable interrupts */
413 if ! CC jump .Lcheck_again;
415 /* Configure SCLK & CCLK Dividers */
416 r0 = (CONFIG_CCLK_ACT_DIV | CONFIG_SCLK_DIV);
422 p0.l = lo(EBIU_SDRRC);
423 p0.h = hi(EBIU_SDRRC);
428 p0.l = (EBIU_SDBCTL & 0xFFFF);
429 p0.h = (EBIU_SDBCTL >> 16); /* SDRAM Memory Bank Control Register */
434 P2.H = hi(EBIU_SDGCTL);
435 P2.L = lo(EBIU_SDGCTL);
438 p0.h = hi(EBIU_SDSTAT);
439 p0.l = lo(EBIU_SDSTAT);
449 R0.L = lo(mem_SDGCTL);
450 R0.H = hi(mem_SDGCTL);
458 r0.l = lo(IWR_ENABLE_ALL);
459 r0.h = hi(IWR_ENABLE_ALL);
464 #endif /* CONFIG_BFIN_KERNEL_CLOCK */
467 /* No more interrupts to be handled*/
471 #if defined(CONFIG_MTD_M25P80)
473 * The following code fix the SPI flash reboot issue,
474 * /CS signal of the chip which is using PF10 return to GPIO mode
476 p0.h = hi(PORTF_FER);
477 p0.l = lo(PORTF_FER);
482 /* /CS return to high */
489 /* Delay some time, This is necessary */
493 lsetup (_delay_lab1,_delay_lab1_end ) lc1 = p1;
498 lsetup (_delay_lab0,_delay_lab0_end ) lc0 = p0;
507 /* Clear the bits 13-15 in SWRST if they werent cleared */
513 /* Clear the IMASK register */
519 /* Clear the ILAT register */
526 /* Disable the WDOG TIMER */
533 /* Clear the sticky bit incase it is already set */
540 /* Program the count value */
548 /* Program WDOG_STAT if necessary */
553 if !CC JUMP .LWRITESTAT;
555 if !CC JUMP .LWRITESTAT;
559 /* When watch dog timer is enabled,
560 * a write to STAT will load the contents of CNT to STAT
563 P0.h = hi(WDOG_STAT);
569 /* Enable the reset event */
579 /* Enable the wdog counter */
592 * Set up the usable of RAM stuff. Size of RAM is determined then
593 * an initial stack set up at the end.