11 config RWSEM_GENERIC_SPINLOCK
14 config RWSEM_XCHGADD_ALGORITHM
20 select HAVE_ARCH_TRACEHOOK
21 select HAVE_DYNAMIC_FTRACE
22 select HAVE_FTRACE_MCOUNT_RECORD
23 select HAVE_FUNCTION_GRAPH_TRACER
24 select HAVE_FUNCTION_TRACER
25 select HAVE_FUNCTION_TRACE_MCOUNT_TEST
28 select HAVE_KERNEL_GZIP if RAMKERNEL
29 select HAVE_KERNEL_BZIP2 if RAMKERNEL
30 select HAVE_KERNEL_LZMA if RAMKERNEL
31 select HAVE_KERNEL_LZO if RAMKERNEL
33 select HAVE_PERF_EVENTS
34 select ARCH_HAVE_CUSTOM_GPIO_H
35 select ARCH_WANT_OPTIONAL_GPIOLIB
36 select HAVE_GENERIC_HARDIRQS
37 select GENERIC_ATOMIC64
38 select GENERIC_IRQ_PROBE
39 select IRQ_PER_CPU if SMP
40 select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
41 select GENERIC_SMP_IDLE_THREAD
42 select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS
57 config FORCE_MAX_ZONEORDER
61 config GENERIC_CALIBRATE_DELAY
64 config LOCKDEP_SUPPORT
67 config STACKTRACE_SUPPORT
70 config TRACE_IRQFLAGS_SUPPORT
75 source "kernel/Kconfig.preempt"
77 source "kernel/Kconfig.freezer"
79 menu "Blackfin Processor Options"
81 comment "Processor and Board Settings"
90 BF512 Processor Support.
95 BF514 Processor Support.
100 BF516 Processor Support.
105 BF518 Processor Support.
110 BF522 Processor Support.
115 BF523 Processor Support.
120 BF524 Processor Support.
125 BF525 Processor Support.
130 BF526 Processor Support.
135 BF527 Processor Support.
140 BF531 Processor Support.
145 BF532 Processor Support.
150 BF533 Processor Support.
155 BF534 Processor Support.
160 BF536 Processor Support.
165 BF537 Processor Support.
170 BF538 Processor Support.
175 BF539 Processor Support.
180 BF542 Processor Support.
185 BF542 Processor Support.
190 BF544 Processor Support.
195 BF544 Processor Support.
200 BF547 Processor Support.
205 BF547 Processor Support.
210 BF548 Processor Support.
215 BF548 Processor Support.
220 BF549 Processor Support.
225 BF549 Processor Support.
230 BF561 Processor Support.
236 BF609 Processor Support.
242 select TICKSOURCE_CORETMR
243 bool "Symmetric multi-processing support"
245 This enables support for systems with more than one CPU,
246 like the dual core BF561. If you have a system with only one
247 CPU, say N. If you have a system with more than one CPU, say Y.
249 If you don't know what to do here, say N.
257 bool "Support for hot-pluggable CPUs"
258 depends on SMP && HOTPLUG
263 default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
264 default 2 if (BF537 || BF536 || BF534)
265 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
266 default 4 if (BF538 || BF539)
270 default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
271 default 3 if (BF537 || BF536 || BF534 || BF54xM)
272 default 5 if (BF561 || BF538 || BF539)
273 default 6 if (BF533 || BF532 || BF531)
277 default BF_REV_0_0 if (BF51x || BF52x || BF60x)
278 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
279 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
283 depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
287 depends on (BF51x || BF52x || (BF54x && !BF54xM))
291 depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
295 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
299 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
303 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
307 depends on (BF533 || BF532 || BF531)
319 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
322 config MEM_MT48LC64M4A2FB_7E
324 depends on (BFIN533_STAMP)
327 config MEM_MT48LC16M16A2TG_75
329 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
330 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
331 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
332 || BFIN527_BLUETECHNIX_CM)
335 config MEM_MT48LC32M8A2_75
337 depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
340 config MEM_MT48LC8M32B2B5_7
342 depends on (BFIN561_BLUETECHNIX_CM)
345 config MEM_MT48LC32M16A2TG_75
347 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
350 config MEM_MT48H32M16LFCJ_75
352 depends on (BFIN526_EZBRD)
355 source "arch/blackfin/mach-bf518/Kconfig"
356 source "arch/blackfin/mach-bf527/Kconfig"
357 source "arch/blackfin/mach-bf533/Kconfig"
358 source "arch/blackfin/mach-bf561/Kconfig"
359 source "arch/blackfin/mach-bf537/Kconfig"
360 source "arch/blackfin/mach-bf538/Kconfig"
361 source "arch/blackfin/mach-bf548/Kconfig"
362 source "arch/blackfin/mach-bf609/Kconfig"
364 menu "Board customizations"
367 bool "Default bootloader kernel arguments"
370 string "Initial kernel command string"
371 depends on CMDLINE_BOOL
372 default "console=ttyBF0,57600"
374 If you don't have a boot loader capable of passing a command line string
375 to the kernel, you may specify one here. As a minimum, you should specify
376 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
379 hex "Kernel load address for booting"
381 range 0x1000 0x20000000
383 This option allows you to set the load address of the kernel.
384 This can be useful if you are on a board which has a small amount
385 of memory or you wish to reserve some memory at the beginning of
388 Note that you need to keep this value above 4k (0x1000) as this
389 memory region is used to capture NULL pointer references as well
390 as some core kernel functions.
392 config PHY_RAM_BASE_ADDRESS
393 hex "Physical RAM Base"
396 set BF609 FPGA physical SRAM base address
399 hex "Kernel ROM Base"
402 range 0x20000000 0x20400000 if !(BF54x || BF561)
403 range 0x20000000 0x30000000 if (BF54x || BF561)
405 Make sure your ROM base does not include any file-header
406 information that is prepended to the kernel.
408 For example, the bootable U-Boot format (created with
409 mkimage) has a 64 byte header (0x40). So while the image
410 you write to flash might start at say 0x20080000, you have
411 to add 0x40 to get the kernel's ROM base as it will come
414 comment "Clock/PLL Setup"
417 int "Frequency of the crystal on the board in Hz"
418 default "10000000" if BFIN532_IP0X
419 default "11059200" if BFIN533_STAMP
420 default "24576000" if PNAV10
421 default "25000000" # most people use this
422 default "27000000" if BFIN533_EZKIT
423 default "30000000" if BFIN561_EZKIT
424 default "24000000" if BFIN527_AD7160EVAL
426 The frequency of CLKIN crystal oscillator on the board in Hz.
427 Warning: This value should match the crystal on the board. Otherwise,
428 peripherals won't work properly.
430 config BFIN_KERNEL_CLOCK
431 bool "Re-program Clocks while Kernel boots?"
434 This option decides if kernel clocks are re-programed from the
435 bootloader settings. If the clocks are not set, the SDRAM settings
436 are also not changed, and the Bootloader does 100% of the hardware
441 depends on BFIN_KERNEL_CLOCK && (!BF60x)
446 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
449 If this is set the clock will be divided by 2, before it goes to the PLL.
453 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
455 default "22" if BFIN533_EZKIT
456 default "45" if BFIN533_STAMP
457 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
458 default "22" if BFIN533_BLUETECHNIX_CM
459 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
460 default "20" if (BFIN561_EZKIT || BF609)
461 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
462 default "25" if BFIN527_AD7160EVAL
464 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
465 PLL Frequency = (Crystal Frequency) * (this setting)
468 prompt "Core Clock Divider"
469 depends on BFIN_KERNEL_CLOCK
472 This sets the frequency of the core. It can be 1, 2, 4 or 8
473 Core Frequency = (PLL frequency) / (this setting)
489 int "System Clock Divider"
490 depends on BFIN_KERNEL_CLOCK
494 This sets the frequency of the system clock (including SDRAM or DDR) on
495 !BF60x else it set the clock for system buses and provides the
496 source from which SCLK0 and SCLK1 are derived.
497 This can be between 1 and 15
498 System Clock = (PLL frequency) / (this setting)
501 int "System Clock0 Divider"
502 depends on BFIN_KERNEL_CLOCK && BF60x
506 This sets the frequency of the system clock0 for PVP and all other
507 peripherals not clocked by SCLK1.
508 This can be between 1 and 15
509 System Clock0 = (System Clock) / (this setting)
512 int "System Clock1 Divider"
513 depends on BFIN_KERNEL_CLOCK && BF60x
517 This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
518 This can be between 1 and 15
519 System Clock1 = (System Clock) / (this setting)
522 int "DDR Clock Divider"
523 depends on BFIN_KERNEL_CLOCK && BF60x
527 This sets the frequency of the DDR memory.
528 This can be between 1 and 15
529 DDR Clock = (PLL frequency) / (this setting)
532 prompt "DDR SDRAM Chip Type"
533 depends on BFIN_KERNEL_CLOCK
535 default MEM_MT46V32M16_5B
537 config MEM_MT46V32M16_6T
540 config MEM_MT46V32M16_5B
545 prompt "DDR/SDRAM Timing"
546 depends on BFIN_KERNEL_CLOCK && !BF60x
547 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
549 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
550 The calculated SDRAM timing parameters may not be 100%
551 accurate - This option is therefore marked experimental.
553 config BFIN_KERNEL_CLOCK_MEMINIT_CALC
554 bool "Calculate Timings (EXPERIMENTAL)"
555 depends on EXPERIMENTAL
557 config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
558 bool "Provide accurate Timings based on target SCLK"
560 Please consult the Blackfin Hardware Reference Manuals as well
561 as the memory device datasheet.
562 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
565 menu "Memory Init Control"
566 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
583 config MEM_EBIU_DDRQUE
600 # Max & Min Speeds for various Chips
604 default 400000000 if BF512
605 default 400000000 if BF514
606 default 400000000 if BF516
607 default 400000000 if BF518
608 default 400000000 if BF522
609 default 600000000 if BF523
610 default 400000000 if BF524
611 default 600000000 if BF525
612 default 400000000 if BF526
613 default 600000000 if BF527
614 default 400000000 if BF531
615 default 400000000 if BF532
616 default 750000000 if BF533
617 default 500000000 if BF534
618 default 400000000 if BF536
619 default 600000000 if BF537
620 default 533333333 if BF538
621 default 533333333 if BF539
622 default 600000000 if BF542
623 default 533333333 if BF544
624 default 600000000 if BF547
625 default 600000000 if BF548
626 default 533333333 if BF549
627 default 600000000 if BF561
628 default 800000000 if BF609
636 default 200000000 if BF609
643 comment "Kernel Timer/Scheduler"
645 source kernel/Kconfig.hz
647 config SET_GENERIC_CLOCKEVENTS
648 bool "Generic clock events"
650 select GENERIC_CLOCKEVENTS
652 menu "Clock event device"
653 depends on GENERIC_CLOCKEVENTS
654 config TICKSOURCE_GPTMR0
659 config TICKSOURCE_CORETMR
665 depends on GENERIC_CLOCKEVENTS
666 config CYCLES_CLOCKSOURCE
669 depends on !BFIN_SCRATCH_REG_CYCLES
672 If you say Y here, you will enable support for using the 'cycles'
673 registers as a clock source. Doing so means you will be unable to
674 safely write to the 'cycles' register during runtime. You will
675 still be able to read it (such as for performance monitoring), but
676 writing the registers will most likely crash the kernel.
678 config GPTMR0_CLOCKSOURCE
681 depends on !TICKSOURCE_GPTMR0
687 prompt "Blackfin Exception Scratch Register"
688 default BFIN_SCRATCH_REG_RETN
690 Select the resource to reserve for the Exception handler:
691 - RETN: Non-Maskable Interrupt (NMI)
692 - RETE: Exception Return (JTAG/ICE)
693 - CYCLES: Performance counter
695 If you are unsure, please select "RETN".
697 config BFIN_SCRATCH_REG_RETN
700 Use the RETN register in the Blackfin exception handler
701 as a stack scratch register. This means you cannot
702 safely use NMI on the Blackfin while running Linux, but
703 you can debug the system with a JTAG ICE and use the
704 CYCLES performance registers.
706 If you are unsure, please select "RETN".
708 config BFIN_SCRATCH_REG_RETE
711 Use the RETE register in the Blackfin exception handler
712 as a stack scratch register. This means you cannot
713 safely use a JTAG ICE while debugging a Blackfin board,
714 but you can safely use the CYCLES performance registers
717 If you are unsure, please select "RETN".
719 config BFIN_SCRATCH_REG_CYCLES
722 Use the CYCLES register in the Blackfin exception handler
723 as a stack scratch register. This means you cannot
724 safely use the CYCLES performance registers on a Blackfin
725 board at anytime, but you can debug the system with a JTAG
728 If you are unsure, please select "RETN".
735 menu "Blackfin Kernel Optimizations"
737 comment "Memory Optimizations"
740 bool "Locate interrupt entry code in L1 Memory"
744 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
745 into L1 instruction memory. (less latency)
747 config EXCPT_IRQ_SYSC_L1
748 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
752 If enabled, the entire ASM lowlevel exception and interrupt entry code
753 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
757 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
761 If enabled, the frequently called do_irq dispatcher function is linked
762 into L1 instruction memory. (less latency)
764 config CORE_TIMER_IRQ_L1
765 bool "Locate frequently called timer_interrupt() function in L1 Memory"
769 If enabled, the frequently called timer_interrupt() function is linked
770 into L1 instruction memory. (less latency)
773 bool "Locate frequently idle function in L1 Memory"
777 If enabled, the frequently called idle function is linked
778 into L1 instruction memory. (less latency)
781 bool "Locate kernel schedule function in L1 Memory"
785 If enabled, the frequently called kernel schedule is linked
786 into L1 instruction memory. (less latency)
788 config ARITHMETIC_OPS_L1
789 bool "Locate kernel owned arithmetic functions in L1 Memory"
793 If enabled, arithmetic functions are linked
794 into L1 instruction memory. (less latency)
797 bool "Locate access_ok function in L1 Memory"
801 If enabled, the access_ok function is linked
802 into L1 instruction memory. (less latency)
805 bool "Locate memset function in L1 Memory"
809 If enabled, the memset function is linked
810 into L1 instruction memory. (less latency)
813 bool "Locate memcpy function in L1 Memory"
817 If enabled, the memcpy function is linked
818 into L1 instruction memory. (less latency)
821 bool "locate strcmp function in L1 Memory"
825 If enabled, the strcmp function is linked
826 into L1 instruction memory (less latency).
829 bool "locate strncmp function in L1 Memory"
833 If enabled, the strncmp function is linked
834 into L1 instruction memory (less latency).
837 bool "locate strcpy function in L1 Memory"
841 If enabled, the strcpy function is linked
842 into L1 instruction memory (less latency).
845 bool "locate strncpy function in L1 Memory"
849 If enabled, the strncpy function is linked
850 into L1 instruction memory (less latency).
852 config SYS_BFIN_SPINLOCK_L1
853 bool "Locate sys_bfin_spinlock function in L1 Memory"
857 If enabled, sys_bfin_spinlock function is linked
858 into L1 instruction memory. (less latency)
860 config IP_CHECKSUM_L1
861 bool "Locate IP Checksum function in L1 Memory"
865 If enabled, the IP Checksum function is linked
866 into L1 instruction memory. (less latency)
868 config CACHELINE_ALIGNED_L1
869 bool "Locate cacheline_aligned data to L1 Data Memory"
872 depends on !SMP && !BF531 && !CRC32
874 If enabled, cacheline_aligned data is linked
875 into L1 data memory. (less latency)
877 config SYSCALL_TAB_L1
878 bool "Locate Syscall Table L1 Data Memory"
880 depends on !SMP && !BF531
882 If enabled, the Syscall LUT is linked
883 into L1 data memory. (less latency)
885 config CPLB_SWITCH_TAB_L1
886 bool "Locate CPLB Switch Tables L1 Data Memory"
888 depends on !SMP && !BF531
890 If enabled, the CPLB Switch Tables are linked
891 into L1 data memory. (less latency)
893 config ICACHE_FLUSH_L1
894 bool "Locate icache flush funcs in L1 Inst Memory"
897 If enabled, the Blackfin icache flushing functions are linked
898 into L1 instruction memory.
900 Note that this might be required to address anomalies, but
901 these functions are pretty small, so it shouldn't be too bad.
902 If you are using a processor affected by an anomaly, the build
903 system will double check for you and prevent it.
905 config DCACHE_FLUSH_L1
906 bool "Locate dcache flush funcs in L1 Inst Memory"
910 If enabled, the Blackfin dcache flushing functions are linked
911 into L1 instruction memory.
914 bool "Support locating application stack in L1 Scratch Memory"
918 If enabled the application stack can be located in L1
919 scratch memory (less latency).
921 Currently only works with FLAT binaries.
923 config EXCEPTION_L1_SCRATCH
924 bool "Locate exception stack in L1 Scratch Memory"
926 depends on !SMP && !APP_STACK_L1
928 Whenever an exception occurs, use the L1 Scratch memory for
929 stack storage. You cannot place the stacks of FLAT binaries
930 in L1 when using this option.
932 If you don't use L1 Scratch, then you should say Y here.
934 comment "Speed Optimizations"
935 config BFIN_INS_LOWOVERHEAD
936 bool "ins[bwl] low overhead, higher interrupt latency"
940 Reads on the Blackfin are speculative. In Blackfin terms, this means
941 they can be interrupted at any time (even after they have been issued
942 on to the external bus), and re-issued after the interrupt occurs.
943 For memory - this is not a big deal, since memory does not change if
946 If a FIFO is sitting on the end of the read, it will see two reads,
947 when the core only sees one since the FIFO receives both the read
948 which is cancelled (and not delivered to the core) and the one which
949 is re-issued (which is delivered to the core).
951 To solve this, interrupts are turned off before reads occur to
952 I/O space. This option controls which the overhead/latency of
953 controlling interrupts during this time
954 "n" turns interrupts off every read
955 (higher overhead, but lower interrupt latency)
956 "y" turns interrupts off every loop
957 (low overhead, but longer interrupt latency)
959 default behavior is to leave this set to on (type "Y"). If you are experiencing
960 interrupt latency issues, it is safe and OK to turn this off.
965 prompt "Kernel executes from"
967 Choose the memory type that the kernel will be running in.
972 The kernel will be resident in RAM when running.
977 The kernel will be resident in FLASH/ROM when running.
981 # Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
990 tristate "Enable Blackfin General Purpose Timers API"
993 Enable support for the General Purpose Timers API. If you
996 To compile this driver as a module, choose M here: the module
997 will be called gptimers.
1000 tristate "Enable PWM API support"
1001 depends on BFIN_GPTIMERS
1003 Enable support for the Pulse Width Modulation framework (as
1004 found in linux/pwm.h).
1006 To compile this driver as a module, choose M here: the module
1010 prompt "Uncached DMA region"
1011 default DMA_UNCACHED_1M
1012 config DMA_UNCACHED_4M
1013 bool "Enable 4M DMA region"
1014 config DMA_UNCACHED_2M
1015 bool "Enable 2M DMA region"
1016 config DMA_UNCACHED_1M
1017 bool "Enable 1M DMA region"
1018 config DMA_UNCACHED_512K
1019 bool "Enable 512K DMA region"
1020 config DMA_UNCACHED_256K
1021 bool "Enable 256K DMA region"
1022 config DMA_UNCACHED_128K
1023 bool "Enable 128K DMA region"
1024 config DMA_UNCACHED_NONE
1025 bool "Disable DMA region"
1029 comment "Cache Support"
1032 bool "Enable ICACHE"
1034 config BFIN_EXTMEM_ICACHEABLE
1035 bool "Enable ICACHE for external memory"
1036 depends on BFIN_ICACHE
1038 config BFIN_L2_ICACHEABLE
1039 bool "Enable ICACHE for L2 SRAM"
1040 depends on BFIN_ICACHE
1041 depends on BF54x || BF561
1045 bool "Enable DCACHE"
1047 config BFIN_DCACHE_BANKA
1048 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
1049 depends on BFIN_DCACHE && !BF531
1051 config BFIN_EXTMEM_DCACHEABLE
1052 bool "Enable DCACHE for external memory"
1053 depends on BFIN_DCACHE
1056 prompt "External memory DCACHE policy"
1057 depends on BFIN_EXTMEM_DCACHEABLE
1058 default BFIN_EXTMEM_WRITEBACK if !SMP
1059 default BFIN_EXTMEM_WRITETHROUGH if SMP
1060 config BFIN_EXTMEM_WRITEBACK
1065 Cached data will be written back to SDRAM only when needed.
1066 This can give a nice increase in performance, but beware of
1067 broken drivers that do not properly invalidate/flush their
1070 Write Through Policy:
1071 Cached data will always be written back to SDRAM when the
1072 cache is updated. This is a completely safe setting, but
1073 performance is worse than Write Back.
1075 If you are unsure of the options and you want to be safe,
1076 then go with Write Through.
1078 config BFIN_EXTMEM_WRITETHROUGH
1079 bool "Write through"
1082 Cached data will be written back to SDRAM only when needed.
1083 This can give a nice increase in performance, but beware of
1084 broken drivers that do not properly invalidate/flush their
1087 Write Through Policy:
1088 Cached data will always be written back to SDRAM when the
1089 cache is updated. This is a completely safe setting, but
1090 performance is worse than Write Back.
1092 If you are unsure of the options and you want to be safe,
1093 then go with Write Through.
1097 config BFIN_L2_DCACHEABLE
1098 bool "Enable DCACHE for L2 SRAM"
1099 depends on BFIN_DCACHE
1100 depends on (BF54x || BF561 || BF60x) && !SMP
1103 prompt "L2 SRAM DCACHE policy"
1104 depends on BFIN_L2_DCACHEABLE
1105 default BFIN_L2_WRITEBACK
1106 config BFIN_L2_WRITEBACK
1109 config BFIN_L2_WRITETHROUGH
1110 bool "Write through"
1114 comment "Memory Protection Unit"
1116 bool "Enable the memory protection unit (EXPERIMENTAL)"
1119 Use the processor's MPU to protect applications from accessing
1120 memory they do not own. This comes at a performance penalty
1121 and is recommended only for debugging.
1123 comment "Asynchronous Memory Configuration"
1125 menu "EBIU_AMGCTL Global Control"
1128 bool "Enable CLKOUT"
1132 bool "DMA has priority over core for ext. accesses"
1137 bool "Bank 0 16 bit packing enable"
1142 bool "Bank 1 16 bit packing enable"
1147 bool "Bank 2 16 bit packing enable"
1152 bool "Bank 3 16 bit packing enable"
1156 prompt "Enable Asynchronous Memory Banks"
1160 bool "Disable All Banks"
1163 bool "Enable Bank 0"
1165 config C_AMBEN_B0_B1
1166 bool "Enable Bank 0 & 1"
1168 config C_AMBEN_B0_B1_B2
1169 bool "Enable Bank 0 & 1 & 2"
1172 bool "Enable All Banks"
1176 menu "EBIU_AMBCTL Control"
1179 hex "Bank 0 (AMBCTL0.L)"
1182 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1183 used to control the Asynchronous Memory Bank 0 settings.
1186 hex "Bank 1 (AMBCTL0.H)"
1188 default 0x5558 if BF54x
1190 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1191 used to control the Asynchronous Memory Bank 1 settings.
1194 hex "Bank 2 (AMBCTL1.L)"
1197 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1198 used to control the Asynchronous Memory Bank 2 settings.
1201 hex "Bank 3 (AMBCTL1.H)"
1204 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1205 used to control the Asynchronous Memory Bank 3 settings.
1209 config EBIU_MBSCTLVAL
1210 hex "EBIU Bank Select Control Register"
1215 hex "Flash Memory Mode Control Register"
1220 hex "Flash Memory Bank Control Register"
1225 #############################################################################
1226 menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1232 Support for PCI bus.
1234 source "drivers/pci/Kconfig"
1236 source "drivers/pcmcia/Kconfig"
1238 source "drivers/pci/hotplug/Kconfig"
1242 menu "Executable file formats"
1244 source "fs/Kconfig.binfmt"
1248 menu "Power management options"
1250 source "kernel/power/Kconfig"
1252 config ARCH_SUSPEND_POSSIBLE
1256 prompt "Standby Power Saving Mode"
1257 depends on PM && !BF60x
1258 default PM_BFIN_SLEEP_DEEPER
1259 config PM_BFIN_SLEEP_DEEPER
1262 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1263 power dissipation by disabling the clock to the processor core (CCLK).
1264 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1265 to 0.85 V to provide the greatest power savings, while preserving the
1267 The PLL and system clock (SCLK) continue to operate at a very low
1268 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1269 the SDRAM is put into Self Refresh Mode. Typically an external event
1270 such as GPIO interrupt or RTC activity wakes up the processor.
1271 Various Peripherals such as UART, SPORT, PPI may not function as
1272 normal during Sleep Deeper, due to the reduced SCLK frequency.
1273 When in the sleep mode, system DMA access to L1 memory is not supported.
1275 If unsure, select "Sleep Deeper".
1277 config PM_BFIN_SLEEP
1280 Sleep Mode (High Power Savings) - The sleep mode reduces power
1281 dissipation by disabling the clock to the processor core (CCLK).
1282 The PLL and system clock (SCLK), however, continue to operate in
1283 this mode. Typically an external event or RTC activity will wake
1284 up the processor. When in the sleep mode, system DMA access to L1
1285 memory is not supported.
1287 If unsure, select "Sleep Deeper".
1290 comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1293 config PM_BFIN_WAKE_PH6
1294 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
1295 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
1298 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1300 config PM_BFIN_WAKE_GP
1301 bool "Allow Wake-Up from GPIOs"
1302 depends on PM && BF54x
1305 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
1306 (all processors, except ADSP-BF549). This option sets
1307 the general-purpose wake-up enable (GPWE) control bit to enable
1308 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1309 On ADSP-BF549 this option enables the same functionality on the
1310 /MRXON pin also PH7.
1312 config PM_BFIN_WAKE_PA15
1313 bool "Allow Wake-Up from PA15"
1314 depends on PM && BF60x
1319 config PM_BFIN_WAKE_PA15_POL
1320 int "Wake-up priority"
1321 depends on PM_BFIN_WAKE_PA15
1324 Wake-Up priority 0(low) 1(high)
1326 config PM_BFIN_WAKE_PB15
1327 bool "Allow Wake-Up from PB15"
1328 depends on PM && BF60x
1333 config PM_BFIN_WAKE_PB15_POL
1334 int "Wake-up priority"
1335 depends on PM_BFIN_WAKE_PB15
1338 Wake-Up priority 0(low) 1(high)
1340 config PM_BFIN_WAKE_PC15
1341 bool "Allow Wake-Up from PC15"
1342 depends on PM && BF60x
1347 config PM_BFIN_WAKE_PC15_POL
1348 int "Wake-up priority"
1349 depends on PM_BFIN_WAKE_PC15
1352 Wake-Up priority 0(low) 1(high)
1354 config PM_BFIN_WAKE_PD06
1355 bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
1356 depends on PM && BF60x
1359 Enable PD06(ETH0_PHYINT) Wake-up
1361 config PM_BFIN_WAKE_PD06_POL
1362 int "Wake-up priority"
1363 depends on PM_BFIN_WAKE_PD06
1366 Wake-Up priority 0(low) 1(high)
1368 config PM_BFIN_WAKE_PE12
1369 bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
1370 depends on PM && BF60x
1373 Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up
1375 config PM_BFIN_WAKE_PE12_POL
1376 int "Wake-up priority"
1377 depends on PM_BFIN_WAKE_PE12
1380 Wake-Up priority 0(low) 1(high)
1382 config PM_BFIN_WAKE_PG04
1383 bool "Allow Wake-Up from PG04(CAN0_RX)"
1384 depends on PM && BF60x
1387 Enable PG04(CAN0_RX) Wake-up
1389 config PM_BFIN_WAKE_PG04_POL
1390 int "Wake-up priority"
1391 depends on PM_BFIN_WAKE_PG04
1394 Wake-Up priority 0(low) 1(high)
1396 config PM_BFIN_WAKE_PG13
1397 bool "Allow Wake-Up from PG13"
1398 depends on PM && BF60x
1403 config PM_BFIN_WAKE_PG13_POL
1404 int "Wake-up priority"
1405 depends on PM_BFIN_WAKE_PG13
1408 Wake-Up priority 0(low) 1(high)
1410 config PM_BFIN_WAKE_USB
1411 bool "Allow Wake-Up from (USB)"
1412 depends on PM && BF60x
1415 Enable (USB) Wake-up
1417 config PM_BFIN_WAKE_USB_POL
1418 int "Wake-up priority"
1419 depends on PM_BFIN_WAKE_USB
1422 Wake-Up priority 0(low) 1(high)
1426 menu "CPU Frequency scaling"
1428 source "drivers/cpufreq/Kconfig"
1430 config BFIN_CPU_FREQ
1433 select CPU_FREQ_TABLE
1437 bool "CPU Voltage scaling"
1438 depends on EXPERIMENTAL
1442 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1443 This option violates the PLL BYPASS recommendation in the Blackfin Processor
1444 manuals. There is a theoretical risk that during VDDINT transitions
1449 source "net/Kconfig"
1451 source "drivers/Kconfig"
1453 source "drivers/firmware/Kconfig"
1457 source "arch/blackfin/Kconfig.debug"
1459 source "security/Kconfig"
1461 source "crypto/Kconfig"
1463 source "lib/Kconfig"