2 * Based on arch/arm/include/asm/pmu.h
4 * Copyright (C) 2009 picoChip Designs Ltd, Jamie Iles
5 * Copyright (C) 2012 ARM Ltd.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
22 #ifdef CONFIG_HW_PERF_EVENTS
24 /* The events for a given PMU register set. */
25 struct pmu_hw_events {
27 * The events that are active on the PMU for the given index.
29 struct perf_event **events;
32 * A 1 bit for an index indicates that the counter is being used for
33 * an event. A 0 means that the counter can be used.
35 unsigned long *used_mask;
38 * Hardware lock to serialize accesses to PMU registers. Needed for the
39 * read/modify/write sequences.
41 raw_spinlock_t pmu_lock;
46 cpumask_t active_irqs;
48 irqreturn_t (*handle_irq)(int irq_num, void *dev);
49 void (*enable)(struct hw_perf_event *evt, int idx);
50 void (*disable)(struct hw_perf_event *evt, int idx);
51 int (*get_event_idx)(struct pmu_hw_events *hw_events,
52 struct hw_perf_event *hwc);
53 int (*set_event_filter)(struct hw_perf_event *evt,
54 struct perf_event_attr *attr);
55 u32 (*read_counter)(int idx);
56 void (*write_counter)(int idx, u32 val);
59 void (*reset)(void *);
60 int (*map_event)(struct perf_event *event);
62 atomic_t active_events;
63 struct mutex reserve_mutex;
65 struct platform_device *plat_device;
66 struct pmu_hw_events *(*get_hw_events)(void);
69 #define to_arm_pmu(p) (container_of(p, struct arm_pmu, pmu))
71 int __init armpmu_register(struct arm_pmu *armpmu, char *name, int type);
73 u64 armpmu_event_update(struct perf_event *event,
74 struct hw_perf_event *hwc,
77 int armpmu_event_set_period(struct perf_event *event,
78 struct hw_perf_event *hwc,
81 #endif /* CONFIG_HW_PERF_EVENTS */
82 #endif /* __ASM_PMU_H */