dts: arm64: add fvp-base-gicv2-psci dt file
[platform/kernel/linux-arm64.git] / arch / arm64 / boot / dts / fvp-base-gicv2-psci.dts
1 /*
2  * Copyright (c) 2013, ARM Limited. All rights reserved.
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions are met:
6  *
7  * Redistributions of source code must retain the above copyright notice, this
8  * list of conditions and the following disclaimer.
9  *
10  * Redistributions in binary form must reproduce the above copyright notice,
11  * this list of conditions and the following disclaimer in the documentation
12  * and/or other materials provided with the distribution.
13  *
14  * Neither the name of ARM nor the names of its contributors may be used
15  * to endorse or promote products derived from this software without specific
16  * prior written permission.
17  *
18  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28  * POSSIBILITY OF SUCH DAMAGE.
29  */
30
31 /dts-v1/;
32
33 /memreserve/ 0x80000000 0x00010000;
34
35 / {
36 };
37
38 / {
39         model = "FVP Base";
40         compatible = "arm,vfp-base", "arm,vexpress";
41         interrupt-parent = <&gic>;
42         #address-cells = <2>;
43         #size-cells = <2>;
44
45         chosen { };
46
47         aliases {
48                 serial0 = &v2m_serial0;
49                 serial1 = &v2m_serial1;
50                 serial2 = &v2m_serial2;
51                 serial3 = &v2m_serial3;
52         };
53
54         psci {
55                 compatible = "arm,psci";
56                 method = "smc";
57                 cpu_suspend = <0xc4000001>;
58                 cpu_off = <0x84000002>;
59                 cpu_on = <0xc4000003>;
60         };
61
62         cpus {
63                 #address-cells = <2>;
64                 #size-cells = <0>;
65
66                 cpu@0 {
67                         device_type = "cpu";
68                         compatible = "arm,armv8";
69                         reg = <0x0 0x0>;
70                         enable-method = "psci";
71                 };
72                 cpu@1 {
73                         device_type = "cpu";
74                         compatible = "arm,armv8";
75                         reg = <0x0 0x1>;
76                         enable-method = "psci";
77                 };
78                 cpu@2 {
79                         device_type = "cpu";
80                         compatible = "arm,armv8";
81                         reg = <0x0 0x2>;
82                         enable-method = "psci";
83                 };
84                 cpu@3 {
85                         device_type = "cpu";
86                         compatible = "arm,armv8";
87                         reg = <0x0 0x3>;
88                         enable-method = "psci";
89                 };
90                 cpu@100 {
91                         device_type = "cpu";
92                         compatible = "arm,armv8";
93                         reg = <0x0 0x100>;
94                         enable-method = "psci";
95                 };
96                 cpu@101 {
97                         device_type = "cpu";
98                         compatible = "arm,armv8";
99                         reg = <0x0 0x101>;
100                         enable-method = "psci";
101                 };
102                 cpu@102 {
103                         device_type = "cpu";
104                         compatible = "arm,armv8";
105                         reg = <0x0 0x102>;
106                         enable-method = "psci";
107                 };
108                 cpu@103 {
109                         device_type = "cpu";
110                         compatible = "arm,armv8";
111                         reg = <0x0 0x103>;
112                         enable-method = "psci";
113                 };
114         };
115
116         memory@80000000 {
117                 device_type = "memory";
118                 reg = <0x00000000 0x80000000 0 0x80000000>;
119                 /*
120                       <0x00000008 0x80000000 0 0x80000000>;
121                 */
122         };
123
124         gic: interrupt-controller@2f000000 {
125                 compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
126                 #interrupt-cells = <3>;
127                 #address-cells = <0>;
128                 interrupt-controller;
129                 reg = <0x0 0x2f000000 0 0x10000>,
130                       <0x0 0x2c000000 0 0x2000>,
131                       <0x0 0x2c010000 0 0x2000>,
132                       <0x0 0x2c02F000 0 0x2000>;
133                 interrupts = <1 9 0xf04>;
134         };
135
136         timer {
137                 compatible = "arm,armv8-timer";
138                 interrupts = <1 13 0xff01>,
139                              <1 14 0xff01>,
140                              <1 11 0xff01>,
141                              <1 10 0xff01>;
142                 clock-frequency = <100000000>;
143         };
144
145         timer@2a810000 {
146                         compatible = "arm,armv7-timer-mem";
147                         reg = <0x0 0x2a810000 0x0 0x10000>;
148                         clock-frequency = <100000000>;
149                         #address-cells = <2>;
150                         #size-cells = <2>;
151                         ranges;
152                         frame@2a820000 {
153                                 frame-number = <0>;
154                                 interrupts = <0 25 4>;
155                                 reg = <0x0 0x2a820000 0x0 0x10000>;
156                         };
157         };
158
159         pmu {
160                 compatible = "arm,armv8-pmuv3";
161                 interrupts = <0 60 4>,
162                              <0 61 4>,
163                              <0 62 4>,
164                              <0 63 4>;
165         };
166
167         smb {
168                 compatible = "simple-bus";
169
170                 #address-cells = <2>;
171                 #size-cells = <1>;
172                 ranges = <0 0 0 0x08000000 0x04000000>,
173                          <1 0 0 0x14000000 0x04000000>,
174                          <2 0 0 0x18000000 0x04000000>,
175                          <3 0 0 0x1c000000 0x04000000>,
176                          <4 0 0 0x0c000000 0x04000000>,
177                          <5 0 0 0x10000000 0x04000000>;
178
179                 #interrupt-cells = <1>;
180                 interrupt-map-mask = <0 0 63>;
181                 interrupt-map = <0 0  0 &gic 0  0 4>,
182                                 <0 0  1 &gic 0  1 4>,
183                                 <0 0  2 &gic 0  2 4>,
184                                 <0 0  3 &gic 0  3 4>,
185                                 <0 0  4 &gic 0  4 4>,
186                                 <0 0  5 &gic 0  5 4>,
187                                 <0 0  6 &gic 0  6 4>,
188                                 <0 0  7 &gic 0  7 4>,
189                                 <0 0  8 &gic 0  8 4>,
190                                 <0 0  9 &gic 0  9 4>,
191                                 <0 0 10 &gic 0 10 4>,
192                                 <0 0 11 &gic 0 11 4>,
193                                 <0 0 12 &gic 0 12 4>,
194                                 <0 0 13 &gic 0 13 4>,
195                                 <0 0 14 &gic 0 14 4>,
196                                 <0 0 15 &gic 0 15 4>,
197                                 <0 0 16 &gic 0 16 4>,
198                                 <0 0 17 &gic 0 17 4>,
199                                 <0 0 18 &gic 0 18 4>,
200                                 <0 0 19 &gic 0 19 4>,
201                                 <0 0 20 &gic 0 20 4>,
202                                 <0 0 21 &gic 0 21 4>,
203                                 <0 0 22 &gic 0 22 4>,
204                                 <0 0 23 &gic 0 23 4>,
205                                 <0 0 24 &gic 0 24 4>,
206                                 <0 0 25 &gic 0 25 4>,
207                                 <0 0 26 &gic 0 26 4>,
208                                 <0 0 27 &gic 0 27 4>,
209                                 <0 0 28 &gic 0 28 4>,
210                                 <0 0 29 &gic 0 29 4>,
211                                 <0 0 30 &gic 0 30 4>,
212                                 <0 0 31 &gic 0 31 4>,
213                                 <0 0 32 &gic 0 32 4>,
214                                 <0 0 33 &gic 0 33 4>,
215                                 <0 0 34 &gic 0 34 4>,
216                                 <0 0 35 &gic 0 35 4>,
217                                 <0 0 36 &gic 0 36 4>,
218                                 <0 0 37 &gic 0 37 4>,
219                                 <0 0 38 &gic 0 38 4>,
220                                 <0 0 39 &gic 0 39 4>,
221                                 <0 0 40 &gic 0 40 4>,
222                                 <0 0 41 &gic 0 41 4>,
223                                 <0 0 42 &gic 0 42 4>;
224
225                 /include/ "rtsm_ve-motherboard.dtsi"
226         };
227
228         panels {
229                 panel@0 {
230                         compatible      = "panel";
231                         mode            = "XVGA";
232                         refresh         = <60>;
233                         xres            = <1024>;
234                         yres            = <768>;
235                         pixclock        = <15748>;
236                         left_margin     = <152>;
237                         right_margin    = <48>;
238                         upper_margin    = <23>;
239                         lower_margin    = <3>;
240                         hsync_len       = <104>;
241                         vsync_len       = <4>;
242                         sync            = <0>;
243                         vmode           = "FB_VMODE_NONINTERLACED";
244                         tim2            = "TIM2_BCD", "TIM2_IPC";
245                         cntl            = "CNTL_LCDTFT", "CNTL_BGR", "CNTL_LCDVCOMP(1)";
246                         caps            = "CLCD_CAP_5551", "CLCD_CAP_565", "CLCD_CAP_888";
247                         bpp             = <16>;
248                 };
249         };
250 };