1 // SPDX-License-Identifier: GPL-2.0-or-later OR MIT
3 * Copyright 2022 Toradex
6 #include "dt-bindings/pwm/pwm.h"
15 /* Ethernet aliases to ensure correct MAC addresses */
22 backlight: backlight {
23 compatible = "pwm-backlight";
24 brightness-levels = <0 45 63 88 119 158 203 255>;
25 default-brightness-level = <4>;
26 /* Verdin I2S_2_D_OUT (DSI_1_BKL_EN/DSI_1_BKL_EN_LVDS, SODIMM 46) */
27 enable-gpios = <&gpio5 1 GPIO_ACTIVE_HIGH>;
28 pinctrl-names = "default";
29 pinctrl-0 = <&pinctrl_i2s_2_d_out_dsi_1_bkl_en>;
30 power-supply = <®_3p3v>;
31 /* Verdin PWM_3_DSI/PWM_3_DSI_LVDS (SODIMM 19) */
32 pwms = <&pwm3 0 6666667 PWM_POLARITY_INVERTED>;
36 backlight_mezzanine: backlight-mezzanine {
37 compatible = "pwm-backlight";
38 brightness-levels = <0 45 63 88 119 158 203 255>;
39 default-brightness-level = <4>;
40 /* Verdin GPIO 4 (SODIMM 212) */
41 enable-gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>;
42 /* Verdin PWM_2 (SODIMM 16) */
43 pwms = <&pwm2 0 6666667 PWM_POLARITY_INVERTED>;
48 compatible = "gpio-keys";
49 pinctrl-names = "default";
50 pinctrl-0 = <&pinctrl_gpio_keys>;
53 debounce-interval = <10>;
54 /* Verdin CTRL_WAKE1_MICO# (SODIMM 252) */
55 gpios = <&gpio4 0 GPIO_ACTIVE_LOW>;
57 linux,code = <KEY_WAKEUP>;
62 /* Carrier Board Supplies */
63 reg_1p8v: regulator-1p8v {
64 compatible = "regulator-fixed";
65 regulator-max-microvolt = <1800000>;
66 regulator-min-microvolt = <1800000>;
67 regulator-name = "+V1.8_SW";
70 reg_3p3v: regulator-3p3v {
71 compatible = "regulator-fixed";
72 regulator-max-microvolt = <3300000>;
73 regulator-min-microvolt = <3300000>;
74 regulator-name = "+V3.3_SW";
77 reg_5p0v: regulator-5p0v {
78 compatible = "regulator-fixed";
79 regulator-max-microvolt = <5000000>;
80 regulator-min-microvolt = <5000000>;
81 regulator-name = "+V5_SW";
84 /* Non PMIC On-module Supplies */
85 reg_module_eth1phy: regulator-module-eth1phy {
86 compatible = "regulator-fixed";
88 gpio = <&gpio2 20 GPIO_ACTIVE_HIGH>; /* PMIC_EN_ETH */
89 off-on-delay = <500000>;
90 pinctrl-names = "default";
91 pinctrl-0 = <&pinctrl_reg_eth>;
94 regulator-max-microvolt = <3300000>;
95 regulator-min-microvolt = <3300000>;
96 regulator-name = "On-module +V3.3_ETH";
97 startup-delay-us = <200000>;
98 vin-supply = <®_vdd_3v3>;
101 reg_usb1_vbus: regulator-usb1-vbus {
102 compatible = "regulator-fixed";
104 /* Verdin USB_1_EN (SODIMM 155) */
105 gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>;
106 pinctrl-names = "default";
107 pinctrl-0 = <&pinctrl_usb1_vbus>;
108 regulator-max-microvolt = <5000000>;
109 regulator-min-microvolt = <5000000>;
110 regulator-name = "USB_1_EN";
113 reg_usb2_vbus: regulator-usb2-vbus {
114 compatible = "regulator-fixed";
116 /* Verdin USB_2_EN (SODIMM 185) */
117 gpio = <&gpio1 14 GPIO_ACTIVE_HIGH>;
118 pinctrl-names = "default";
119 pinctrl-0 = <&pinctrl_usb2_vbus>;
120 regulator-max-microvolt = <5000000>;
121 regulator-min-microvolt = <5000000>;
122 regulator-name = "USB_2_EN";
125 reg_usdhc2_vmmc: regulator-usdhc2 {
126 compatible = "regulator-fixed";
128 /* Verdin SD_1_PWR_EN (SODIMM 76) */
129 gpio = <&gpio4 22 GPIO_ACTIVE_HIGH>;
130 off-on-delay = <100000>;
131 pinctrl-names = "default";
132 pinctrl-0 = <&pinctrl_usdhc2_pwr_en>;
133 regulator-max-microvolt = <3300000>;
134 regulator-min-microvolt = <3300000>;
135 regulator-name = "+V3.3_SD";
136 startup-delay-us = <2000>;
140 #address-cells = <2>;
144 /* Use the kernel configuration settings instead */
145 /delete-node/ linux,cma;
150 cpu-supply = <®_vdd_arm>;
154 cpu-supply = <®_vdd_arm>;
158 cpu-supply = <®_vdd_arm>;
162 cpu-supply = <®_vdd_arm>;
166 temperature = <95000>;
170 temperature = <105000>;
175 #address-cells = <1>;
177 cs-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>;
178 pinctrl-names = "default";
179 pinctrl-0 = <&pinctrl_ecspi1>;
182 /* Verdin ETH_1 (On-module PHY) */
184 phy-handle = <ðphy0>;
185 phy-mode = "rgmii-id";
186 phy-supply = <®_module_eth1phy>;
187 pinctrl-names = "default";
188 pinctrl-0 = <&pinctrl_eqos>;
189 snps,force_thresh_dma_mode;
190 snps,mtl-rx-config = <&mtl_rx_setup>;
191 snps,mtl-tx-config = <&mtl_tx_setup>;
194 compatible = "snps,dwmac-mdio";
195 #address-cells = <1>;
198 ethphy0: ethernet-phy@7 {
199 compatible = "ethernet-phy-ieee802.3-c22";
202 interrupt-parent = <&gpio1>;
203 interrupts = <10 IRQ_TYPE_LEVEL_LOW>;
204 micrel,led-mode = <0>;
209 mtl_rx_setup: rx-queues-config {
210 snps,rx-queues-to-use = <5>;
215 snps,priority = <0x1>;
216 snps,map-to-dma-channel = <0>;
221 snps,priority = <0x2>;
222 snps,map-to-dma-channel = <1>;
227 snps,priority = <0x4>;
228 snps,map-to-dma-channel = <2>;
233 snps,priority = <0x8>;
234 snps,map-to-dma-channel = <3>;
239 snps,priority = <0xf0>;
240 snps,map-to-dma-channel = <4>;
244 mtl_tx_setup: tx-queues-config {
245 snps,tx-queues-to-use = <5>;
250 snps,priority = <0x1>;
255 snps,priority = <0x2>;
260 snps,priority = <0x4>;
265 snps,priority = <0x8>;
270 snps,priority = <0xf0>;
275 /* Verdin ETH_2_RGMII */
278 phy-handle = <ðphy1>;
279 phy-mode = "rgmii-id";
280 pinctrl-names = "default", "sleep";
281 pinctrl-0 = <&pinctrl_fec>;
282 pinctrl-1 = <&pinctrl_fec_sleep>;
285 #address-cells = <1>;
288 ethphy1: ethernet-phy@7 {
289 compatible = "ethernet-phy-ieee802.3-c22";
290 interrupt-parent = <&gpio4>;
291 interrupts = <18 IRQ_TYPE_LEVEL_LOW>;
292 micrel,led-mode = <0>;
300 pinctrl-names = "default";
301 pinctrl-0 = <&pinctrl_flexcan1>;
307 pinctrl-names = "default";
308 pinctrl-0 = <&pinctrl_flexcan2>;
314 pinctrl-names = "default";
315 pinctrl-0 = <&pinctrl_flexspi0>;
319 gpio-line-names = "SODIMM_206",
338 gpio-line-names = "",
358 ctrl-sleep-moci-hog {
360 /* Verdin CTRL_SLEEP_MOCI# (SODIMM 256) */
361 gpios = <29 GPIO_ACTIVE_HIGH>;
362 line-name = "CTRL_SLEEP_MOCI#";
364 pinctrl-names = "default";
365 pinctrl-0 = <&pinctrl_ctrl_sleep_moci>;
370 gpio-line-names = "SODIMM_52",
403 gpio-line-names = "SODIMM_252",
439 clock-frequency = <400000>;
440 pinctrl-names = "default", "gpio";
441 pinctrl-0 = <&pinctrl_i2c1>;
442 pinctrl-1 = <&pinctrl_i2c1_gpio>;
443 scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
444 sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
448 compatible = "nxp,pca9450c";
449 interrupt-parent = <&gpio1>;
450 /* PMIC PCA9450 PMIC_nINT GPIO1_IO3 */
451 interrupts = <3 IRQ_TYPE_LEVEL_LOW>;
452 pinctrl-names = "default";
453 pinctrl-0 = <&pinctrl_pmic>;
455 sd-vsel-gpios = <&gpio1 4 GPIO_ACTIVE_HIGH>;
458 * The bootloader is expected to switch on LDO4 for the on-module +V3.3_ADC and the
459 * I2C level shifter for the TLA2024 ADC behind this PMIC.
466 regulator-max-microvolt = <1000000>;
467 regulator-min-microvolt = <720000>;
468 regulator-name = "On-module +VDD_SOC (BUCK1)";
469 regulator-ramp-delay = <3125>;
473 nxp,dvs-run-voltage = <950000>;
474 nxp,dvs-standby-voltage = <850000>;
477 regulator-max-microvolt = <1025000>;
478 regulator-min-microvolt = <720000>;
479 regulator-name = "On-module +VDD_ARM (BUCK2)";
480 regulator-ramp-delay = <3125>;
486 regulator-max-microvolt = <3300000>;
487 regulator-min-microvolt = <3300000>;
488 regulator-name = "On-module +V3.3 (BUCK4)";
494 regulator-max-microvolt = <1800000>;
495 regulator-min-microvolt = <1800000>;
496 regulator-name = "PWR_1V8_MOCI (BUCK5)";
502 regulator-max-microvolt = <1155000>;
503 regulator-min-microvolt = <1045000>;
504 regulator-name = "On-module +VDD_DDR (BUCK6)";
510 regulator-max-microvolt = <1950000>;
511 regulator-min-microvolt = <1650000>;
512 regulator-name = "On-module +V1.8_SNVS (LDO1)";
518 regulator-max-microvolt = <1150000>;
519 regulator-min-microvolt = <800000>;
520 regulator-name = "On-module +V0.8_SNVS (LDO2)";
526 regulator-max-microvolt = <1800000>;
527 regulator-min-microvolt = <1800000>;
528 regulator-name = "On-module +V1.8A (LDO3)";
534 regulator-max-microvolt = <3300000>;
535 regulator-min-microvolt = <3300000>;
536 regulator-name = "On-module +V3.3_ADC (LDO4)";
540 regulator-max-microvolt = <3300000>;
541 regulator-min-microvolt = <1800000>;
542 regulator-name = "On-module +V3.3_1.8_SD (LDO5)";
548 compatible = "epson,rx8130";
552 /* On-module temperature sensor */
553 hwmon_temp_module: sensor@48 {
554 compatible = "ti,tmp1075";
556 vs-supply = <®_vdd_1v8>;
560 compatible = "ti,ads1015";
562 #address-cells = <1>;
565 /* Verdin I2C_1 (ADC_4 - ADC_3) */
572 /* Verdin I2C_1 (ADC_4 - ADC_1) */
579 /* Verdin I2C_1 (ADC_3 - ADC_1) */
586 /* Verdin I2C_1 (ADC_2 - ADC_1) */
593 /* Verdin I2C_1 ADC_4 */
600 /* Verdin I2C_1 ADC_3 */
607 /* Verdin I2C_1 ADC_2 */
614 /* Verdin I2C_1 ADC_1 */
623 compatible = "st,24c02";
629 /* Verdin I2C_2_DSI */
631 /* Lower frequency to avoid DDC/EDID issues with certain displays/screens. */
632 clock-frequency = <10000>;
633 pinctrl-names = "default", "gpio";
634 pinctrl-0 = <&pinctrl_i2c2>;
635 pinctrl-1 = <&pinctrl_i2c2_gpio>;
636 scl-gpios = <&gpio5 16 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
637 sda-gpios = <&gpio5 17 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
639 atmel_mxt_ts_mezzanine: touch-mezzanine@4a {
640 compatible = "atmel,maxtouch";
641 /* Verdin GPIO_3 (SODIMM 210) */
642 interrupt-parent = <&gpio1>;
643 interrupts = <5 IRQ_TYPE_EDGE_FALLING>;
645 /* Verdin GPIO_2 (SODIMM 208) */
646 reset-gpios = <&gpio1 1 GPIO_ACTIVE_LOW>;
651 /* TODO: Verdin I2C_3_HDMI */
653 /* Verdin I2C_4_CSI */
655 clock-frequency = <400000>;
656 pinctrl-names = "default", "gpio";
657 pinctrl-0 = <&pinctrl_i2c3>;
658 pinctrl-1 = <&pinctrl_i2c3_gpio>;
659 scl-gpios = <&gpio5 18 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
660 sda-gpios = <&gpio5 19 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
665 clock-frequency = <400000>;
666 pinctrl-names = "default", "gpio";
667 pinctrl-0 = <&pinctrl_i2c4>;
668 pinctrl-1 = <&pinctrl_i2c4_gpio>;
669 scl-gpios = <&gpio5 20 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
670 sda-gpios = <&gpio5 21 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
672 gpio_expander_21: gpio-expander@21 {
673 compatible = "nxp,pcal6416";
677 vcc-supply = <®_3p3v>;
681 lvds_ti_sn65dsi83: bridge@2c {
682 compatible = "ti,sn65dsi83";
683 /* Verdin GPIO_9_DSI (SN65DSI84 IRQ, SODIMM 17, unused) */
684 /* Verdin GPIO_10_DSI (SODIMM 21) */
685 enable-gpios = <&gpio4 28 GPIO_ACTIVE_HIGH>;
686 pinctrl-names = "default";
687 pinctrl-0 = <&pinctrl_gpio_10_dsi>;
692 /* Current measurement into module VCC */
694 compatible = "ti,ina219";
696 shunt-resistor = <10000>;
700 hdmi_lontium_lt8912: hdmi@48 {
701 compatible = "lontium,lt8912b";
702 pinctrl-names = "default";
703 pinctrl-0 = <&pinctrl_gpio_10_dsi>, <&pinctrl_pwm_3_dsi_hpd_gpio>;
705 /* Verdin GPIO_9_DSI (LT8912 INT, SODIMM 17, unused) */
706 /* Verdin GPIO_10_DSI (SODIMM 21) */
707 reset-gpios = <&gpio4 28 GPIO_ACTIVE_LOW>;
711 atmel_mxt_ts: touch@4a {
712 compatible = "atmel,maxtouch";
715 * (TOUCH_INT#, SODIMM 17, also routed to SN65DSI83 IRQ albeit currently unused)
717 interrupt-parent = <&gpio4>;
718 interrupts = <25 IRQ_TYPE_EDGE_FALLING>;
719 pinctrl-names = "default";
720 pinctrl-0 = <&pinctrl_gpio_9_dsi>, <&pinctrl_i2s_2_bclk_touch_reset>;
722 /* Verdin I2S_2_BCLK (TOUCH_RESET#, SODIMM 42) */
723 reset-gpios = <&gpio5 0 GPIO_ACTIVE_LOW>;
727 /* Temperature sensor on carrier board */
728 hwmon_temp: sensor@4f {
729 compatible = "ti,tmp75c";
734 /* EEPROM on display adapter (MIPI DSI Display Adapter) */
735 eeprom_display_adapter: eeprom@50 {
736 compatible = "st,24c02";
742 /* EEPROM on carrier board */
743 eeprom_carrier_board: eeprom@57 {
744 compatible = "st,24c02";
751 /* TODO: Verdin PCIE_1 */
755 pinctrl-names = "default";
756 pinctrl-0 = <&pinctrl_pwm_1>;
762 pinctrl-names = "default";
763 pinctrl-0 = <&pinctrl_pwm_2>;
767 /* Verdin PWM_3_DSI */
769 pinctrl-names = "default";
770 pinctrl-0 = <&pinctrl_pwm_3>;
774 /* TODO: Verdin I2S_1 */
776 /* TODO: Verdin I2S_2 */
784 pinctrl-names = "default";
785 pinctrl-0 = <&pinctrl_uart1>;
791 pinctrl-names = "default";
792 pinctrl-0 = <&pinctrl_uart2>;
796 /* Verdin UART_3, used as the Linux Console */
798 pinctrl-names = "default";
799 pinctrl-0 = <&pinctrl_uart3>;
802 /* Verdin UART_4, used for Bluetooth on Wi-Fi/Bluetooth SKUs */
804 pinctrl-names = "default";
805 pinctrl-0 = <&pinctrl_uart4>;
810 vbus-supply = <®_usb1_vbus>;
817 maximum-speed = "high-speed";
818 over-current-active-low;
819 pinctrl-names = "default";
820 pinctrl-0 = <&pinctrl_usb_1_id>;
826 vbus-supply = <®_usb2_vbus>;
830 disable-over-current;
836 assigned-clocks = <&clk IMX8MP_CLK_USDHC2>;
837 assigned-clock-rates = <400000000>;
839 cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>;
841 pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep";
842 pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_cd>;
843 pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_cd>;
844 pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_cd>;
845 pinctrl-3 = <&pinctrl_usdhc2_sleep>, <&pinctrl_usdhc2_cd_sleep>;
846 vmmc-supply = <®_usdhc2_vmmc>;
851 assigned-clocks = <&clk IMX8MP_CLK_USDHC3_ROOT>;
852 assigned-clock-rates = <400000000>;
855 pinctrl-names = "default", "state_100mhz", "state_200mhz";
856 pinctrl-0 = <&pinctrl_usdhc3>;
857 pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
858 pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
863 fsl,ext-reset-output;
864 pinctrl-names = "default";
865 pinctrl-0 = <&pinctrl_wdog>;
870 pinctrl_bt_uart: btuartgrp {
872 <MX8MP_IOMUXC_ECSPI2_MISO__UART4_DCE_CTS 0x1c4>,
873 <MX8MP_IOMUXC_ECSPI2_MOSI__UART4_DCE_TX 0x1c4>,
874 <MX8MP_IOMUXC_ECSPI2_SCLK__UART4_DCE_RX 0x1c4>,
875 <MX8MP_IOMUXC_ECSPI2_SS0__UART4_DCE_RTS 0x1c4>;
878 pinctrl_ctrl_sleep_moci: ctrlsleepmocigrp {
880 <MX8MP_IOMUXC_SAI3_RXC__GPIO4_IO29 0x1c4>; /* SODIMM 256 */
883 pinctrl_ecspi1: ecspi1grp {
885 <MX8MP_IOMUXC_ECSPI1_MISO__ECSPI1_MISO 0x1c4>, /* SODIMM 198 */
886 <MX8MP_IOMUXC_ECSPI1_MOSI__ECSPI1_MOSI 0x4>, /* SODIMM 200 */
887 <MX8MP_IOMUXC_ECSPI1_SCLK__ECSPI1_SCLK 0x4>, /* SODIMM 196 */
888 <MX8MP_IOMUXC_ECSPI1_SS0__GPIO5_IO09 0x1c4>; /* SODIMM 202 */
891 /* Connection On Board PHY */
892 pinctrl_eqos: eqosgrp {
894 <MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC 0x3>,
895 <MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO 0x3>,
896 <MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0 0x91>,
897 <MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1 0x91>,
898 <MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2 0x91>,
899 <MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3 0x91>,
900 <MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x91>,
901 <MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x91>,
902 <MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0 0x1f>,
903 <MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1 0x1f>,
904 <MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2 0x1f>,
905 <MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3 0x1f>,
906 <MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x1f>,
907 <MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x1f>;
910 /* ETH_INT# shared with TPM_INT# (usually N/A) */
911 pinctrl_eth_tpm_int: ethtpmintgrp {
913 <MX8MP_IOMUXC_GPIO1_IO10__GPIO1_IO10 0x1c4>;
916 /* Connection Carrier Board PHY ETH_2 */
917 pinctrl_fec: fecgrp {
919 <MX8MP_IOMUXC_SAI1_RXD2__ENET1_MDC 0x3>, /* SODIMM 193 */
920 <MX8MP_IOMUXC_SAI1_RXD3__ENET1_MDIO 0x3>, /* SODIMM 191 */
921 <MX8MP_IOMUXC_SAI1_RXD4__ENET1_RGMII_RD0 0x91>, /* SODIMM 201 */
922 <MX8MP_IOMUXC_SAI1_RXD5__ENET1_RGMII_RD1 0x91>, /* SODIMM 203 */
923 <MX8MP_IOMUXC_SAI1_RXD6__ENET1_RGMII_RD2 0x91>, /* SODIMM 205 */
924 <MX8MP_IOMUXC_SAI1_RXD7__ENET1_RGMII_RD3 0x91>, /* SODIMM 207 */
925 <MX8MP_IOMUXC_SAI1_TXC__ENET1_RGMII_RXC 0x91>, /* SODIMM 197 */
926 <MX8MP_IOMUXC_SAI1_TXFS__ENET1_RGMII_RX_CTL 0x91>, /* SODIMM 199 */
927 <MX8MP_IOMUXC_SAI1_TXD0__ENET1_RGMII_TD0 0x1f>, /* SODIMM 221 */
928 <MX8MP_IOMUXC_SAI1_TXD1__ENET1_RGMII_TD1 0x1f>, /* SODIMM 219 */
929 <MX8MP_IOMUXC_SAI1_TXD2__ENET1_RGMII_TD2 0x1f>, /* SODIMM 217 */
930 <MX8MP_IOMUXC_SAI1_TXD3__ENET1_RGMII_TD3 0x1f>, /* SODIMM 215 */
931 <MX8MP_IOMUXC_SAI1_TXD4__ENET1_RGMII_TX_CTL 0x1f>, /* SODIMM 211 */
932 <MX8MP_IOMUXC_SAI1_TXD5__ENET1_RGMII_TXC 0x1f>, /* SODIMM 213 */
933 <MX8MP_IOMUXC_SAI1_TXD6__GPIO4_IO18 0x1c4>; /* SODIMM 189 */
936 pinctrl_fec_sleep: fecsleepgrp {
938 <MX8MP_IOMUXC_SAI1_RXD2__ENET1_MDC 0x3>, /* SODIMM 193 */
939 <MX8MP_IOMUXC_SAI1_RXD3__ENET1_MDIO 0x3>, /* SODIMM 191 */
940 <MX8MP_IOMUXC_SAI1_RXD4__ENET1_RGMII_RD0 0x91>, /* SODIMM 201 */
941 <MX8MP_IOMUXC_SAI1_RXD5__ENET1_RGMII_RD1 0x91>, /* SODIMM 203 */
942 <MX8MP_IOMUXC_SAI1_RXD6__ENET1_RGMII_RD2 0x91>, /* SODIMM 205 */
943 <MX8MP_IOMUXC_SAI1_RXD7__ENET1_RGMII_RD3 0x91>, /* SODIMM 207 */
944 <MX8MP_IOMUXC_SAI1_TXC__ENET1_RGMII_RXC 0x91>, /* SODIMM 197 */
945 <MX8MP_IOMUXC_SAI1_TXFS__ENET1_RGMII_RX_CTL 0x91>, /* SODIMM 199 */
946 <MX8MP_IOMUXC_SAI1_TXD0__GPIO4_IO12 0x1f>, /* SODIMM 221 */
947 <MX8MP_IOMUXC_SAI1_TXD1__GPIO4_IO13 0x1f>, /* SODIMM 219 */
948 <MX8MP_IOMUXC_SAI1_TXD2__GPIO4_IO14 0x1f>, /* SODIMM 217 */
949 <MX8MP_IOMUXC_SAI1_TXD3__GPIO4_IO15 0x1f>, /* SODIMM 215 */
950 <MX8MP_IOMUXC_SAI1_TXD4__GPIO4_IO16 0x1f>, /* SODIMM 211 */
951 <MX8MP_IOMUXC_SAI1_TXD5__GPIO4_IO17 0x1f>, /* SODIMM 213 */
952 <MX8MP_IOMUXC_SAI1_TXD6__GPIO4_IO18 0x184>; /* SODIMM 189 */
955 pinctrl_flexcan1: flexcan1grp {
957 <MX8MP_IOMUXC_SPDIF_RX__CAN1_RX 0x154>, /* SODIMM 22 */
958 <MX8MP_IOMUXC_SPDIF_TX__CAN1_TX 0x154>; /* SODIMM 20 */
961 pinctrl_flexcan2: flexcan2grp {
963 <MX8MP_IOMUXC_SAI2_MCLK__CAN2_RX 0x154>, /* SODIMM 26 */
964 <MX8MP_IOMUXC_SAI2_TXD0__CAN2_TX 0x154>; /* SODIMM 24 */
967 pinctrl_flexspi0: flexspi0grp {
969 <MX8MP_IOMUXC_NAND_ALE__FLEXSPI_A_SCLK 0x1c2>, /* SODIMM 52 */
970 <MX8MP_IOMUXC_NAND_CE0_B__FLEXSPI_A_SS0_B 0x82>, /* SODIMM 54 */
971 <MX8MP_IOMUXC_NAND_DQS__FLEXSPI_A_DQS 0x82>, /* SODIMM 66 */
972 <MX8MP_IOMUXC_NAND_DATA00__FLEXSPI_A_DATA00 0x82>, /* SODIMM 56 */
973 <MX8MP_IOMUXC_NAND_DATA01__FLEXSPI_A_DATA01 0x82>, /* SODIMM 58 */
974 <MX8MP_IOMUXC_NAND_DATA02__FLEXSPI_A_DATA02 0x82>, /* SODIMM 60 */
975 <MX8MP_IOMUXC_NAND_DATA03__FLEXSPI_A_DATA03 0x82>, /* SODIMM 62 */
976 <MX8MP_IOMUXC_NAND_READY_B__GPIO3_IO16 0x82>; /* SODIMM 64 */
979 pinctrl_gpio1: gpio1grp {
981 <MX8MP_IOMUXC_GPIO1_IO00__GPIO1_IO00 0x184>; /* SODIMM 206 */
984 pinctrl_gpio2: gpio2grp {
986 <MX8MP_IOMUXC_GPIO1_IO01__GPIO1_IO01 0x1c4>; /* SODIMM 208 */
989 pinctrl_gpio3: gpio3grp {
991 <MX8MP_IOMUXC_GPIO1_IO05__GPIO1_IO05 0x184>; /* SODIMM 210 */
994 pinctrl_gpio4: gpio4grp {
996 <MX8MP_IOMUXC_GPIO1_IO06__GPIO1_IO06 0x184>; /* SODIMM 212 */
999 pinctrl_gpio5: gpio5grp {
1001 <MX8MP_IOMUXC_GPIO1_IO07__GPIO1_IO07 0x184>; /* SODIMM 216 */
1004 pinctrl_gpio6: gpio6grp {
1006 <MX8MP_IOMUXC_GPIO1_IO08__GPIO1_IO08 0x184>; /* SODIMM 218 */
1009 pinctrl_gpio7: gpio7grp {
1011 <MX8MP_IOMUXC_SAI1_RXD1__GPIO4_IO03 0x184>; /* SODIMM 220 */
1014 pinctrl_gpio8: gpio8grp {
1016 <MX8MP_IOMUXC_SAI1_RXC__GPIO4_IO01 0x184>; /* SODIMM 222 */
1019 /* Verdin GPIO_9_DSI (pulled-up as active-low) */
1020 pinctrl_gpio_9_dsi: gpio9dsigrp {
1022 <MX8MP_IOMUXC_SAI2_TXC__GPIO4_IO25 0x1c4>; /* SODIMM 17 */
1025 /* Verdin GPIO_10_DSI */
1026 pinctrl_gpio_10_dsi: gpio10dsigrp {
1028 <MX8MP_IOMUXC_SAI3_RXFS__GPIO4_IO28 0x1c4>; /* SODIMM 21 */
1031 /* Non-wifi MSP usage only */
1032 pinctrl_gpio_hog1: gpiohog1grp {
1034 <MX8MP_IOMUXC_ECSPI2_MISO__GPIO5_IO12 0x1c4>, /* SODIMM 116 */
1035 <MX8MP_IOMUXC_ECSPI2_MOSI__GPIO5_IO11 0x1c4>, /* SODIMM 152 */
1036 <MX8MP_IOMUXC_ECSPI2_SCLK__GPIO5_IO10 0x1c4>, /* SODIMM 164 */
1037 <MX8MP_IOMUXC_ECSPI2_SS0__GPIO5_IO13 0x1c4>; /* SODIMM 128 */
1041 pinctrl_gpio_hog2: gpiohog2grp {
1043 <MX8MP_IOMUXC_SAI3_MCLK__GPIO5_IO02 0x1c4>; /* SODIMM 187 */
1046 pinctrl_gpio_hog3: gpiohog3grp {
1048 <MX8MP_IOMUXC_GPIO1_IO13__GPIO1_IO13 0x1c4>, /* SODIMM 157 */
1050 <MX8MP_IOMUXC_GPIO1_IO15__GPIO1_IO15 0x1c4>; /* SODIMM 91 */
1053 /* Wifi usage only */
1054 pinctrl_gpio_hog4: gpiohog4grp {
1056 <MX8MP_IOMUXC_UART4_RXD__GPIO5_IO28 0x1c4>, /* SODIMM 151 */
1057 <MX8MP_IOMUXC_UART4_TXD__GPIO5_IO29 0x1c4>; /* SODIMM 153 */
1060 pinctrl_gpio_keys: gpiokeysgrp {
1062 <MX8MP_IOMUXC_SAI1_RXFS__GPIO4_IO00 0x1c4>; /* SODIMM 252 */
1065 pinctrl_hdmi_hog: hdmihoggrp {
1067 <MX8MP_IOMUXC_HDMI_CEC__HDMIMIX_HDMI_CEC 0x40000019>, /* SODIMM 63 */
1068 <MX8MP_IOMUXC_HDMI_DDC_SCL__HDMIMIX_HDMI_SCL 0x400001c3>, /* SODIMM 59 */
1069 <MX8MP_IOMUXC_HDMI_DDC_SDA__HDMIMIX_HDMI_SDA 0x400001c3>, /* SODIMM 57 */
1070 <MX8MP_IOMUXC_HDMI_HPD__HDMIMIX_HDMI_HPD 0x40000019>; /* SODIMM 61 */
1074 pinctrl_i2c1: i2c1grp {
1076 <MX8MP_IOMUXC_I2C1_SCL__I2C1_SCL 0x400001c6>, /* PMIC_I2C_SCL */
1077 <MX8MP_IOMUXC_I2C1_SDA__I2C1_SDA 0x400001c6>; /* PMIC_I2C_SDA */
1080 pinctrl_i2c1_gpio: i2c1gpiogrp {
1082 <MX8MP_IOMUXC_I2C1_SCL__GPIO5_IO14 0x400001c6>, /* PMIC_I2C_SCL */
1083 <MX8MP_IOMUXC_I2C1_SDA__GPIO5_IO15 0x400001c6>; /* PMIC_I2C_SDA */
1086 /* Verdin I2C_2_DSI */
1087 pinctrl_i2c2: i2c2grp {
1089 <MX8MP_IOMUXC_I2C2_SCL__I2C2_SCL 0x400001c6>, /* SODIMM 55 */
1090 <MX8MP_IOMUXC_I2C2_SDA__I2C2_SDA 0x400001c6>; /* SODIMM 53 */
1093 pinctrl_i2c2_gpio: i2c2gpiogrp {
1095 <MX8MP_IOMUXC_I2C2_SCL__GPIO5_IO16 0x400001c6>, /* SODIMM 55 */
1096 <MX8MP_IOMUXC_I2C2_SDA__GPIO5_IO17 0x400001c6>; /* SODIMM 53 */
1099 /* Verdin I2C_4_CSI */
1100 pinctrl_i2c3: i2c3grp {
1102 <MX8MP_IOMUXC_I2C3_SCL__I2C3_SCL 0x400001c6>, /* SODIMM 95 */
1103 <MX8MP_IOMUXC_I2C3_SDA__I2C3_SDA 0x400001c6>; /* SODIMM 93 */
1106 pinctrl_i2c3_gpio: i2c3gpiogrp {
1108 <MX8MP_IOMUXC_I2C3_SCL__GPIO5_IO18 0x400001c6>, /* SODIMM 95 */
1109 <MX8MP_IOMUXC_I2C3_SDA__GPIO5_IO19 0x400001c6>; /* SODIMM 93 */
1113 pinctrl_i2c4: i2c4grp {
1115 <MX8MP_IOMUXC_I2C4_SCL__I2C4_SCL 0x400001c6>, /* SODIMM 14 */
1116 <MX8MP_IOMUXC_I2C4_SDA__I2C4_SDA 0x400001c6>; /* SODIMM 12 */
1119 pinctrl_i2c4_gpio: i2c4gpiogrp {
1121 <MX8MP_IOMUXC_I2C4_SCL__GPIO5_IO20 0x400001c6>, /* SODIMM 14 */
1122 <MX8MP_IOMUXC_I2C4_SDA__GPIO5_IO21 0x400001c6>; /* SODIMM 12 */
1125 /* Verdin I2S_2_BCLK (TOUCH_RESET#) */
1126 pinctrl_i2s_2_bclk_touch_reset: i2s2bclktouchresetgrp {
1128 <MX8MP_IOMUXC_SAI3_TXC__GPIO5_IO00 0x184>; /* SODIMM 42 */
1131 /* Verdin I2S_2_D_OUT shared with SAI3 */
1132 pinctrl_i2s_2_d_out_dsi_1_bkl_en: i2s2doutdsi1bklengrp {
1134 <MX8MP_IOMUXC_SAI3_TXD__GPIO5_IO01 0x184>; /* SODIMM 46 */
1137 pinctrl_pcie: pciegrp {
1139 <MX8MP_IOMUXC_SAI1_TXD7__GPIO4_IO19 0x4>, /* SODIMM 244 */
1140 <MX8MP_IOMUXC_SD2_RESET_B__GPIO2_IO19 0x1c4>; /* PMIC_EN_PCIe_CLK, unused */
1143 pinctrl_pmic: pmicirqgrp {
1145 <MX8MP_IOMUXC_GPIO1_IO03__GPIO1_IO03 0x1c4>; /* PMIC_INT# */
1148 pinctrl_pwm_1: pwm1grp {
1150 <MX8MP_IOMUXC_SPDIF_EXT_CLK__PWM1_OUT 0x6>; /* SODIMM 15 */
1153 pinctrl_pwm_2: pwm2grp {
1155 <MX8MP_IOMUXC_GPIO1_IO11__PWM2_OUT 0x6>; /* SODIMM 16 */
1158 /* Verdin PWM_3_DSI shared with GPIO3_IO20 */
1159 pinctrl_pwm_3: pwm3grp {
1161 <MX8MP_IOMUXC_SAI5_RXC__PWM3_OUT 0x6>; /* SODIMM 19 */
1164 /* Verdin PWM_3_DSI (pulled-down as active-high) shared with PWM3_OUT */
1165 pinctrl_pwm_3_dsi_hpd_gpio: pwm3dsi1hpdgpiogrp {
1167 <MX8MP_IOMUXC_SAI5_RXC__GPIO3_IO20 0x184>; /* SODIMM 19 */
1170 pinctrl_reg_eth: regethgrp {
1172 <MX8MP_IOMUXC_SD2_WP__GPIO2_IO20 0x184>; /* PMIC_EN_ETH */
1175 pinctrl_sai1: sai1grp {
1177 <MX8MP_IOMUXC_SAI1_MCLK__AUDIOMIX_SAI1_MCLK 0x96>, /* SODIMM 38 */
1178 <MX8MP_IOMUXC_SAI1_RXD0__AUDIOMIX_SAI1_RX_DATA00 0x1d6>, /* SODIMM 36 */
1179 <MX8MP_IOMUXC_SAI5_MCLK__AUDIOMIX_SAI1_TX_BCLK 0x1d6>, /* SODIMM 30 */
1180 <MX8MP_IOMUXC_SAI5_RXD1__AUDIOMIX_SAI1_TX_SYNC 0x1d6>, /* SODIMM 32 */
1181 <MX8MP_IOMUXC_SAI5_RXFS__AUDIOMIX_SAI1_TX_DATA00 0x96>; /* SODIMM 34 */
1184 pinctrl_sai3: sai3grp {
1186 <MX8MP_IOMUXC_SAI3_RXD__AUDIOMIX_SAI3_RX_DATA00 0x1d6>, /* SODIMM 48 */
1187 <MX8MP_IOMUXC_SAI3_TXC__AUDIOMIX_SAI3_TX_BCLK 0x1d6>, /* SODIMM 42 */
1188 <MX8MP_IOMUXC_SAI3_TXD__AUDIOMIX_SAI3_TX_DATA00 0x96>, /* SODIMM 46 */
1189 <MX8MP_IOMUXC_SAI3_TXFS__AUDIOMIX_SAI3_TX_SYNC 0x1d6>; /* SODIMM 44 */
1192 pinctrl_uart1: uart1grp {
1194 <MX8MP_IOMUXC_SAI2_RXD0__UART1_DCE_RTS 0x1c4>, /* SODIMM 135 */
1195 <MX8MP_IOMUXC_SAI2_TXFS__UART1_DCE_CTS 0x1c4>, /* SODIMM 133 */
1196 <MX8MP_IOMUXC_UART1_RXD__UART1_DCE_RX 0x1c4>, /* SODIMM 129 */
1197 <MX8MP_IOMUXC_UART1_TXD__UART1_DCE_TX 0x1c4>; /* SODIMM 131 */
1200 pinctrl_uart2: uart2grp {
1202 <MX8MP_IOMUXC_SD1_DATA4__UART2_DCE_RTS 0x1c4>, /* SODIMM 143 */
1203 <MX8MP_IOMUXC_SD1_DATA5__UART2_DCE_CTS 0x1c4>, /* SODIMM 141 */
1204 <MX8MP_IOMUXC_UART2_RXD__UART2_DCE_RX 0x1c4>, /* SODIMM 137 */
1205 <MX8MP_IOMUXC_UART2_TXD__UART2_DCE_TX 0x1c4>; /* SODIMM 139 */
1208 pinctrl_uart3: uart3grp {
1210 <MX8MP_IOMUXC_UART3_RXD__UART3_DCE_RX 0x1c4>, /* SODIMM 147 */
1211 <MX8MP_IOMUXC_UART3_TXD__UART3_DCE_TX 0x1c4>; /* SODIMM 149 */
1214 /* Non-wifi usage only */
1215 pinctrl_uart4: uart4grp {
1217 <MX8MP_IOMUXC_UART4_RXD__UART4_DCE_RX 0x1c4>, /* SODIMM 151 */
1218 <MX8MP_IOMUXC_UART4_TXD__UART4_DCE_TX 0x1c4>; /* SODIMM 153 */
1221 pinctrl_usb1_vbus: usb1vbusgrp {
1223 <MX8MP_IOMUXC_GPIO1_IO12__USB1_OTG_PWR 0x19>; /* SODIMM 155 */
1227 pinctrl_usb_1_id: usb1idgrp {
1229 <MX8MP_IOMUXC_SD1_RESET_B__GPIO2_IO10 0x1c4>; /* SODIMM 161 */
1232 pinctrl_usb2_vbus: usb2vbusgrp {
1234 <MX8MP_IOMUXC_GPIO1_IO14__USB2_OTG_PWR 0x19>; /* SODIMM 185 */
1237 /* On-module Wi-Fi */
1238 pinctrl_usdhc1: usdhc1grp {
1240 <MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x190>,
1241 <MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d0>,
1242 <MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d0>,
1243 <MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d0>,
1244 <MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d0>,
1245 <MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d0>;
1248 pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
1250 <MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x194>,
1251 <MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d4>,
1252 <MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d4>,
1253 <MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d4>,
1254 <MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d4>,
1255 <MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d4>;
1258 pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
1260 <MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x196>,
1261 <MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d6>,
1262 <MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d6>,
1263 <MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d6>,
1264 <MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d6>,
1265 <MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d6>;
1268 pinctrl_usdhc2_cd: usdhc2cdgrp {
1270 <MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12 0x1c4>; /* SODIMM 84 */
1273 pinctrl_usdhc2_cd_sleep: usdhc2cdslpgrp {
1275 <MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12 0x0>; /* SODIMM 84 */
1278 pinctrl_usdhc2_pwr_en: usdhc2pwrengrp {
1280 <MX8MP_IOMUXC_SAI2_RXC__GPIO4_IO22 0x4>; /* SODIMM 76 */
1283 pinctrl_usdhc2: usdhc2grp {
1285 <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x4>, /* PMIC_USDHC_VSELECT */
1286 <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x190>, /* SODIMM 78 */
1287 <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d0>, /* SODIMM 74 */
1288 <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d0>, /* SODIMM 80 */
1289 <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d0>, /* SODIMM 82 */
1290 <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d0>, /* SODIMM 70 */
1291 <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d0>; /* SODIMM 72 */
1294 pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
1296 <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x4>,
1297 <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x194>,
1298 <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d4>,
1299 <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d4>,
1300 <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d4>,
1301 <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d4>,
1302 <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d4>;
1305 pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
1307 <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x4>,
1308 <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x196>,
1309 <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d6>,
1310 <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d6>,
1311 <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d6>,
1312 <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d6>,
1313 <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d6>;
1316 /* Avoid backfeeding with removed card power */
1317 pinctrl_usdhc2_sleep: usdhc2slpgrp {
1319 <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x0>,
1320 <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x100>,
1321 <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x100>,
1322 <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x100>,
1323 <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x100>,
1324 <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x100>,
1325 <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x100>;
1328 pinctrl_usdhc3: usdhc3grp {
1330 <MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B 0x1d1>,
1331 <MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x190>,
1332 <MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d0>,
1333 <MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d0>,
1334 <MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d0>,
1335 <MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d0>,
1336 <MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d0>,
1337 <MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d0>,
1338 <MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d0>,
1339 <MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d0>,
1340 <MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x190>,
1341 <MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d0>;
1344 pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
1346 <MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B 0x1d1>,
1347 <MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x194>,
1348 <MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d4>,
1349 <MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d4>,
1350 <MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d4>,
1351 <MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d4>,
1352 <MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d4>,
1353 <MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d4>,
1354 <MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d4>,
1355 <MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d4>,
1356 <MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x194>,
1357 <MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d4>;
1360 pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
1362 <MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B 0x1d1>,
1363 <MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x196>,
1364 <MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d2>,
1365 <MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d2>,
1366 <MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d2>,
1367 <MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d2>,
1368 <MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d2>,
1369 <MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d2>,
1370 <MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d2>,
1371 <MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d2>,
1372 <MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x196>,
1373 <MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d6>;
1376 pinctrl_wdog: wdoggrp {
1378 <MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0xc6>; /* PMIC_WDI */
1381 pinctrl_bluetooth_ctrl: bluetoothctrlgrp {
1383 <MX8MP_IOMUXC_SD1_DATA6__GPIO2_IO08 0x1c4>; /* WIFI_WKUP_BT */
1386 pinctrl_wifi_ctrl: wifictrlgrp {
1388 <MX8MP_IOMUXC_SD1_DATA7__GPIO2_IO09 0x1c4>; /* WIFI_WKUP_WLAN */
1391 pinctrl_wifi_i2s: wifii2sgrp {
1393 <MX8MP_IOMUXC_SAI2_RXFS__GPIO4_IO21 0x1d6>, /* WIFI_TX_SYNC */
1394 <MX8MP_IOMUXC_SAI5_RXD0__GPIO3_IO21 0x96>, /* WIFI_RX_DATA0 */
1395 <MX8MP_IOMUXC_SAI5_RXD2__GPIO3_IO23 0x1d6>, /* WIFI_TX_BCLK */
1396 <MX8MP_IOMUXC_SAI5_RXD3__GPIO3_IO24 0x1d6>; /* WIFI_TX_DATA0 */
1399 pinctrl_wifi_pwr_en: wifipwrengrp {
1401 <MX8MP_IOMUXC_SD1_STROBE__GPIO2_IO11 0x184>; /* PMIC_EN_WIFI */