1 // SPDX-License-Identifier: GPL-2.0+
4 * Dong Aisheng <aisheng.dong@nxp.com>
10 ranges = <0x2c000000 0x0 0x2c000000 0x2000000>;
11 reg = <0 0x2c000000 0 0x1000000>;
12 power-domains = <&pd IMX_SC_R_VPU>;
15 mu_m0: mailbox@2d000000 {
16 compatible = "fsl,imx6sx-mu";
17 reg = <0x2d000000 0x20000>;
18 interrupts = <GIC_SPI 469 IRQ_TYPE_LEVEL_HIGH>;
20 power-domains = <&pd IMX_SC_R_VPU_MU_0>;
24 mu1_m0: mailbox@2d020000 {
25 compatible = "fsl,imx6sx-mu";
26 reg = <0x2d020000 0x20000>;
27 interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>;
29 power-domains = <&pd IMX_SC_R_VPU_MU_1>;
33 mu2_m0: mailbox@2d040000 {
34 compatible = "fsl,imx6sx-mu";
35 reg = <0x2d040000 0x20000>;
36 interrupts = <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>;
38 power-domains = <&pd IMX_SC_R_VPU_MU_2>;
42 vpu_core0: vpu-core@2d080000 {
43 reg = <0x2d080000 0x10000>;
44 compatible = "nxp,imx8q-vpu-decoder";
45 power-domains = <&pd IMX_SC_R_VPU_DEC_0>;
46 mbox-names = "tx0", "tx1", "rx";
47 mboxes = <&mu_m0 0 0>,
53 vpu_core1: vpu-core@2d090000 {
54 reg = <0x2d090000 0x10000>;
55 compatible = "nxp,imx8q-vpu-encoder";
56 power-domains = <&pd IMX_SC_R_VPU_ENC_0>;
57 mbox-names = "tx0", "tx1", "rx";
58 mboxes = <&mu1_m0 0 0>,
64 vpu_core2: vpu-core@2d0a0000 {
65 reg = <0x2d0a0000 0x10000>;
66 compatible = "nxp,imx8q-vpu-encoder";
67 power-domains = <&pd IMX_SC_R_VPU_ENC_1>;
68 mbox-names = "tx0", "tx1", "rx";
69 mboxes = <&mu2_m0 0 0>,