3 select ACPI_CCA_REQUIRED if ACPI
4 select ACPI_GENERIC_GSI if ACPI
5 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
6 select ACPI_MCFG if ACPI
7 select ARCH_HAS_DEVMEM_IS_ALLOWED
8 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
9 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
10 select ARCH_HAS_ELF_RANDOMIZE
11 select ARCH_HAS_GCOV_PROFILE_ALL
13 select ARCH_HAS_SG_CHAIN
14 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
15 select ARCH_USE_CMPXCHG_LOCKREF
16 select ARCH_SUPPORTS_ATOMIC_RMW
17 select ARCH_SUPPORTS_NUMA_BALANCING
18 select ARCH_WANT_OPTIONAL_GPIOLIB
19 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
20 select ARCH_WANT_FRAME_POINTERS
21 select ARCH_HAS_UBSAN_SANITIZE_ALL
25 select AUDIT_ARCH_COMPAT_GENERIC
26 select ARM_GIC_V2M if PCI
28 select ARM_GIC_V3_ITS if PCI
30 select BUILDTIME_EXTABLE_SORT
31 select CLONE_BACKWARDS
33 select CPU_PM if (SUSPEND || CPU_IDLE)
34 select DCACHE_WORD_ACCESS
37 select GENERIC_ALLOCATOR
38 select GENERIC_CLOCKEVENTS
39 select GENERIC_CLOCKEVENTS_BROADCAST
40 select GENERIC_CPU_AUTOPROBE
41 select GENERIC_EARLY_IOREMAP
42 select GENERIC_IDLE_POLL_SETUP
43 select GENERIC_IRQ_PROBE
44 select GENERIC_IRQ_SHOW
45 select GENERIC_IRQ_SHOW_LEVEL
46 select GENERIC_PCI_IOMAP
47 select GENERIC_SCHED_CLOCK
48 select GENERIC_SMP_IDLE_THREAD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
51 select GENERIC_TIME_VSYSCALL
52 select HANDLE_DOMAIN_IRQ
53 select HARDIRQS_SW_RESEND
54 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
55 select HAVE_ARCH_AUDITSYSCALL
56 select HAVE_ARCH_BITREVERSE
57 select HAVE_ARCH_HUGE_VMAP
58 select HAVE_ARCH_JUMP_LABEL
59 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
61 select HAVE_ARCH_MMAP_RND_BITS
62 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
63 select HAVE_ARCH_SECCOMP_FILTER
64 select HAVE_ARCH_TRACEHOOK
65 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
68 select HAVE_C_RECORDMCOUNT
69 select HAVE_CC_STACKPROTECTOR
70 select HAVE_CMPXCHG_DOUBLE
71 select HAVE_CMPXCHG_LOCAL
72 select HAVE_CONTEXT_TRACKING
73 select HAVE_DEBUG_BUGVERBOSE
74 select HAVE_DEBUG_KMEMLEAK
75 select HAVE_DMA_API_DEBUG
76 select HAVE_DMA_CONTIGUOUS
77 select HAVE_DYNAMIC_FTRACE
78 select HAVE_EFFICIENT_UNALIGNED_ACCESS
79 select HAVE_FTRACE_MCOUNT_RECORD
80 select HAVE_FUNCTION_TRACER
81 select HAVE_FUNCTION_GRAPH_TRACER
82 select HAVE_GCC_PLUGINS
83 select HAVE_GENERIC_DMA_COHERENT
84 select HAVE_HW_BREAKPOINT if PERF_EVENTS
85 select HAVE_IRQ_TIME_ACCOUNTING
87 select HAVE_MEMBLOCK_NODE_MAP if NUMA
88 select HAVE_PATA_PLATFORM
89 select HAVE_PERF_EVENTS
91 select HAVE_PERF_USER_STACK_DUMP
92 select HAVE_REGS_AND_STACK_ACCESS_API
93 select HAVE_RCU_TABLE_FREE
94 select HAVE_SYSCALL_TRACEPOINTS
96 select HAVE_KRETPROBES if HAVE_KPROBES
97 select IOMMU_DMA if IOMMU_SUPPORT
99 select IRQ_FORCED_THREADING
100 select MODULES_USE_ELF_RELA
103 select OF_EARLY_FLATTREE
104 select OF_NUMA if NUMA && OF
105 select OF_RESERVED_MEM
106 select PCI_ECAM if ACPI
107 select PERF_USE_VMALLOC
111 select SYSCTL_EXCEPTION_TRACE
113 ARM 64-bit (AArch64) Linux support.
118 config ARCH_PHYS_ADDR_T_64BIT
124 config ARM64_PAGE_SHIFT
126 default 16 if ARM64_64K_PAGES
127 default 14 if ARM64_16K_PAGES
130 config ARM64_CONT_SHIFT
132 default 5 if ARM64_64K_PAGES
133 default 7 if ARM64_16K_PAGES
136 config ARCH_MMAP_RND_BITS_MIN
137 default 14 if ARM64_64K_PAGES
138 default 16 if ARM64_16K_PAGES
141 # max bits determined by the following formula:
142 # VA_BITS - PAGE_SHIFT - 3
143 config ARCH_MMAP_RND_BITS_MAX
144 default 19 if ARM64_VA_BITS=36
145 default 24 if ARM64_VA_BITS=39
146 default 27 if ARM64_VA_BITS=42
147 default 30 if ARM64_VA_BITS=47
148 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
149 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
150 default 33 if ARM64_VA_BITS=48
151 default 14 if ARM64_64K_PAGES
152 default 16 if ARM64_16K_PAGES
155 config ARCH_MMAP_RND_COMPAT_BITS_MIN
156 default 7 if ARM64_64K_PAGES
157 default 9 if ARM64_16K_PAGES
160 config ARCH_MMAP_RND_COMPAT_BITS_MAX
166 config STACKTRACE_SUPPORT
169 config ILLEGAL_POINTER_VALUE
171 default 0xdead000000000000
173 config LOCKDEP_SUPPORT
176 config TRACE_IRQFLAGS_SUPPORT
179 config RWSEM_XCHGADD_ALGORITHM
186 config GENERIC_BUG_RELATIVE_POINTERS
188 depends on GENERIC_BUG
190 config GENERIC_HWEIGHT
196 config GENERIC_CALIBRATE_DELAY
202 config HAVE_GENERIC_RCU_GUP
205 config ARCH_DMA_ADDR_T_64BIT
208 config NEED_DMA_MAP_STATE
211 config NEED_SG_DMA_LENGTH
223 config KERNEL_MODE_NEON
226 config FIX_EARLYCON_MEM
229 config PGTABLE_LEVELS
231 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
232 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
233 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
234 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
235 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
236 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
238 source "init/Kconfig"
240 source "kernel/Kconfig.freezer"
242 source "arch/arm64/Kconfig.platforms"
249 This feature enables support for PCI bus system. If you say Y
250 here, the kernel will include drivers and infrastructure code
251 to support PCI bus devices.
256 config PCI_DOMAINS_GENERIC
262 source "drivers/pci/Kconfig"
266 menu "Kernel Features"
268 menu "ARM errata workarounds via the alternatives framework"
270 config ARM64_ERRATUM_826319
271 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
274 This option adds an alternative code sequence to work around ARM
275 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
276 AXI master interface and an L2 cache.
278 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
279 and is unable to accept a certain write via this interface, it will
280 not progress on read data presented on the read data channel and the
283 The workaround promotes data cache clean instructions to
284 data cache clean-and-invalidate.
285 Please note that this does not necessarily enable the workaround,
286 as it depends on the alternative framework, which will only patch
287 the kernel if an affected CPU is detected.
291 config ARM64_ERRATUM_827319
292 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
295 This option adds an alternative code sequence to work around ARM
296 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
297 master interface and an L2 cache.
299 Under certain conditions this erratum can cause a clean line eviction
300 to occur at the same time as another transaction to the same address
301 on the AMBA 5 CHI interface, which can cause data corruption if the
302 interconnect reorders the two transactions.
304 The workaround promotes data cache clean instructions to
305 data cache clean-and-invalidate.
306 Please note that this does not necessarily enable the workaround,
307 as it depends on the alternative framework, which will only patch
308 the kernel if an affected CPU is detected.
312 config ARM64_ERRATUM_824069
313 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
316 This option adds an alternative code sequence to work around ARM
317 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
318 to a coherent interconnect.
320 If a Cortex-A53 processor is executing a store or prefetch for
321 write instruction at the same time as a processor in another
322 cluster is executing a cache maintenance operation to the same
323 address, then this erratum might cause a clean cache line to be
324 incorrectly marked as dirty.
326 The workaround promotes data cache clean instructions to
327 data cache clean-and-invalidate.
328 Please note that this option does not necessarily enable the
329 workaround, as it depends on the alternative framework, which will
330 only patch the kernel if an affected CPU is detected.
334 config ARM64_ERRATUM_819472
335 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
338 This option adds an alternative code sequence to work around ARM
339 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
340 present when it is connected to a coherent interconnect.
342 If the processor is executing a load and store exclusive sequence at
343 the same time as a processor in another cluster is executing a cache
344 maintenance operation to the same address, then this erratum might
345 cause data corruption.
347 The workaround promotes data cache clean instructions to
348 data cache clean-and-invalidate.
349 Please note that this does not necessarily enable the workaround,
350 as it depends on the alternative framework, which will only patch
351 the kernel if an affected CPU is detected.
355 config ARM64_ERRATUM_832075
356 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
359 This option adds an alternative code sequence to work around ARM
360 erratum 832075 on Cortex-A57 parts up to r1p2.
362 Affected Cortex-A57 parts might deadlock when exclusive load/store
363 instructions to Write-Back memory are mixed with Device loads.
365 The workaround is to promote device loads to use Load-Acquire
367 Please note that this does not necessarily enable the workaround,
368 as it depends on the alternative framework, which will only patch
369 the kernel if an affected CPU is detected.
373 config ARM64_ERRATUM_834220
374 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
378 This option adds an alternative code sequence to work around ARM
379 erratum 834220 on Cortex-A57 parts up to r1p2.
381 Affected Cortex-A57 parts might report a Stage 2 translation
382 fault as the result of a Stage 1 fault for load crossing a
383 page boundary when there is a permission or device memory
384 alignment fault at Stage 1 and a translation fault at Stage 2.
386 The workaround is to verify that the Stage 1 translation
387 doesn't generate a fault before handling the Stage 2 fault.
388 Please note that this does not necessarily enable the workaround,
389 as it depends on the alternative framework, which will only patch
390 the kernel if an affected CPU is detected.
394 config ARM64_ERRATUM_845719
395 bool "Cortex-A53: 845719: a load might read incorrect data"
399 This option adds an alternative code sequence to work around ARM
400 erratum 845719 on Cortex-A53 parts up to r0p4.
402 When running a compat (AArch32) userspace on an affected Cortex-A53
403 part, a load at EL0 from a virtual address that matches the bottom 32
404 bits of the virtual address used by a recent load at (AArch64) EL1
405 might return incorrect data.
407 The workaround is to write the contextidr_el1 register on exception
408 return to a 32-bit task.
409 Please note that this does not necessarily enable the workaround,
410 as it depends on the alternative framework, which will only patch
411 the kernel if an affected CPU is detected.
415 config ARM64_ERRATUM_843419
416 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
419 select ARM64_MODULE_CMODEL_LARGE
421 This option builds kernel modules using the large memory model in
422 order to avoid the use of the ADRP instruction, which can cause
423 a subsequent memory access to use an incorrect address on Cortex-A53
426 Note that the kernel itself must be linked with a version of ld
427 which fixes potentially affected ADRP instructions through the
432 config CAVIUM_ERRATUM_22375
433 bool "Cavium erratum 22375, 24313"
436 Enable workaround for erratum 22375, 24313.
438 This implements two gicv3-its errata workarounds for ThunderX. Both
439 with small impact affecting only ITS table allocation.
441 erratum 22375: only alloc 8MB table size
442 erratum 24313: ignore memory access type
444 The fixes are in ITS initialization and basically ignore memory access
445 type and table size provided by the TYPER and BASER registers.
449 config CAVIUM_ERRATUM_23144
450 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
454 ITS SYNC command hang for cross node io and collections/cpu mapping.
458 config CAVIUM_ERRATUM_23154
459 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
462 The gicv3 of ThunderX requires a modified version for
463 reading the IAR status to ensure data synchronization
464 (access to icc_iar1_el1 is not sync'ed before and after).
468 config CAVIUM_ERRATUM_27456
469 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
472 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
473 instructions may cause the icache to become corrupted if it
474 contains data for a non-current ASID. The fix is to
475 invalidate the icache when changing the mm context.
484 default ARM64_4K_PAGES
486 Page size (translation granule) configuration.
488 config ARM64_4K_PAGES
491 This feature enables 4KB pages support.
493 config ARM64_16K_PAGES
496 The system will use 16KB pages support. AArch32 emulation
497 requires applications compiled with 16K (or a multiple of 16K)
500 config ARM64_64K_PAGES
503 This feature enables 64KB pages support (4KB by default)
504 allowing only two levels of page tables and faster TLB
505 look-up. AArch32 emulation requires applications compiled
506 with 64K aligned segments.
511 prompt "Virtual address space size"
512 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
513 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
514 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
516 Allows choosing one of multiple possible virtual address
517 space sizes. The level of translation table is determined by
518 a combination of page size and virtual address space size.
520 config ARM64_VA_BITS_36
521 bool "36-bit" if EXPERT
522 depends on ARM64_16K_PAGES
524 config ARM64_VA_BITS_39
526 depends on ARM64_4K_PAGES
528 config ARM64_VA_BITS_42
530 depends on ARM64_64K_PAGES
532 config ARM64_VA_BITS_47
534 depends on ARM64_16K_PAGES
536 config ARM64_VA_BITS_48
543 default 36 if ARM64_VA_BITS_36
544 default 39 if ARM64_VA_BITS_39
545 default 42 if ARM64_VA_BITS_42
546 default 47 if ARM64_VA_BITS_47
547 default 48 if ARM64_VA_BITS_48
549 config CPU_BIG_ENDIAN
550 bool "Build big-endian kernel"
552 Say Y if you plan on running a kernel in big-endian mode.
555 bool "Multi-core scheduler support"
557 Multi-core scheduler support improves the CPU scheduler's decision
558 making when dealing with multi-core CPU chips at a cost of slightly
559 increased overhead in some places. If unsure say N here.
562 bool "SMT scheduler support"
564 Improves the CPU scheduler's decision making when dealing with
565 MultiThreading at a cost of slightly increased overhead in some
566 places. If unsure say N here.
569 int "Maximum number of CPUs (2-4096)"
571 # These have to remain sorted largest to smallest
575 bool "Support for hot-pluggable CPUs"
576 select GENERIC_IRQ_MIGRATION
578 Say Y here to experiment with turning CPUs off and on. CPUs
579 can be controlled through /sys/devices/system/cpu.
581 # Common NUMA Features
583 bool "Numa Memory Allocation and Scheduler Support"
586 Enable NUMA (Non Uniform Memory Access) support.
588 The kernel will try to allocate memory used by a CPU on the
589 local memory of the CPU and add some more
590 NUMA awareness to the kernel.
593 int "Maximum NUMA Nodes (as a power of 2)"
596 depends on NEED_MULTIPLE_NODES
598 Specify the maximum number of NUMA Nodes available on the target
599 system. Increases memory reserved to accommodate various tables.
601 config USE_PERCPU_NUMA_NODE_ID
605 source kernel/Kconfig.preempt
606 source kernel/Kconfig.hz
608 config ARCH_SUPPORTS_DEBUG_PAGEALLOC
609 depends on !HIBERNATION
612 config ARCH_HAS_HOLES_MEMORYMODEL
613 def_bool y if SPARSEMEM
615 config ARCH_SPARSEMEM_ENABLE
617 select SPARSEMEM_VMEMMAP_ENABLE
619 config ARCH_SPARSEMEM_DEFAULT
620 def_bool ARCH_SPARSEMEM_ENABLE
622 config ARCH_SELECT_MEMORY_MODEL
623 def_bool ARCH_SPARSEMEM_ENABLE
625 config HAVE_ARCH_PFN_VALID
626 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
628 config HW_PERF_EVENTS
632 config SYS_SUPPORTS_HUGETLBFS
635 config ARCH_WANT_HUGE_PMD_SHARE
636 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
638 config ARCH_HAS_CACHE_LINE_SIZE
644 bool "Enable seccomp to safely compute untrusted bytecode"
646 This kernel feature is useful for number crunching applications
647 that may need to compute untrusted bytecode during their
648 execution. By using pipes or other transports made available to
649 the process as file descriptors supporting the read/write
650 syscalls, it's possible to isolate those applications in
651 their own address space using seccomp. Once seccomp is
652 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
653 and the task is only allowed to execute a few safe syscalls
654 defined by each seccomp mode.
657 bool "Enable paravirtualization code"
659 This changes the kernel so it can modify itself when it is run
660 under a hypervisor, potentially improving performance significantly
661 over full virtualization.
663 config PARAVIRT_TIME_ACCOUNTING
664 bool "Paravirtual steal time accounting"
668 Select this option to enable fine granularity task steal time
669 accounting. Time spent executing other tasks in parallel with
670 the current vCPU is discounted from the vCPU power. To account for
671 that, there can be a small performance impact.
673 If in doubt, say N here.
676 depends on PM_SLEEP_SMP
678 bool "kexec system call"
680 kexec is a system call that implements the ability to shutdown your
681 current kernel, and to start another kernel. It is like a reboot
682 but it is independent of the system firmware. And like a reboot
683 you can start any kernel with it, not just Linux.
690 bool "Xen guest support on ARM64"
691 depends on ARM64 && OF
695 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
697 config FORCE_MAX_ZONEORDER
699 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
700 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
703 The kernel memory allocator divides physically contiguous memory
704 blocks into "zones", where each zone is a power of two number of
705 pages. This option selects the largest power of two that the kernel
706 keeps in the memory allocator. If you need to allocate very large
707 blocks of physically contiguous memory, then you may need to
710 This config option is actually maximum order plus one. For example,
711 a value of 11 means that the largest free memory block is 2^10 pages.
713 We make sure that we can allocate upto a HugePage size for each configuration.
715 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
717 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
718 4M allocations matching the default size used by generic code.
720 menuconfig ARMV8_DEPRECATED
721 bool "Emulate deprecated/obsolete ARMv8 instructions"
724 Legacy software support may require certain instructions
725 that have been deprecated or obsoleted in the architecture.
727 Enable this config to enable selective emulation of these
735 bool "Emulate SWP/SWPB instructions"
737 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
738 they are always undefined. Say Y here to enable software
739 emulation of these instructions for userspace using LDXR/STXR.
741 In some older versions of glibc [<=2.8] SWP is used during futex
742 trylock() operations with the assumption that the code will not
743 be preempted. This invalid assumption may be more likely to fail
744 with SWP emulation enabled, leading to deadlock of the user
747 NOTE: when accessing uncached shared regions, LDXR/STXR rely
748 on an external transaction monitoring block called a global
749 monitor to maintain update atomicity. If your system does not
750 implement a global monitor, this option can cause programs that
751 perform SWP operations to uncached memory to deadlock.
755 config CP15_BARRIER_EMULATION
756 bool "Emulate CP15 Barrier instructions"
758 The CP15 barrier instructions - CP15ISB, CP15DSB, and
759 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
760 strongly recommended to use the ISB, DSB, and DMB
761 instructions instead.
763 Say Y here to enable software emulation of these
764 instructions for AArch32 userspace code. When this option is
765 enabled, CP15 barrier usage is traced which can help
766 identify software that needs updating.
770 config SETEND_EMULATION
771 bool "Emulate SETEND instruction"
773 The SETEND instruction alters the data-endianness of the
774 AArch32 EL0, and is deprecated in ARMv8.
776 Say Y here to enable software emulation of the instruction
777 for AArch32 userspace code.
779 Note: All the cpus on the system must have mixed endian support at EL0
780 for this feature to be enabled. If a new CPU - which doesn't support mixed
781 endian - is hotplugged in after this feature has been enabled, there could
782 be unexpected results in the applications.
787 menu "ARMv8.1 architectural features"
789 config ARM64_HW_AFDBM
790 bool "Support for hardware updates of the Access and Dirty page flags"
793 The ARMv8.1 architecture extensions introduce support for
794 hardware updates of the access and dirty information in page
795 table entries. When enabled in TCR_EL1 (HA and HD bits) on
796 capable processors, accesses to pages with PTE_AF cleared will
797 set this bit instead of raising an access flag fault.
798 Similarly, writes to read-only pages with the DBM bit set will
799 clear the read-only bit (AP[2]) instead of raising a
802 Kernels built with this configuration option enabled continue
803 to work on pre-ARMv8.1 hardware and the performance impact is
804 minimal. If unsure, say Y.
807 bool "Enable support for Privileged Access Never (PAN)"
810 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
811 prevents the kernel or hypervisor from accessing user-space (EL0)
814 Choosing this option will cause any unprotected (not using
815 copy_to_user et al) memory access to fail with a permission fault.
817 The feature is detected at runtime, and will remain as a 'nop'
818 instruction if the cpu does not implement the feature.
820 config ARM64_LSE_ATOMICS
821 bool "Atomic instructions"
823 As part of the Large System Extensions, ARMv8.1 introduces new
824 atomic instructions that are designed specifically to scale in
827 Say Y here to make use of these instructions for the in-kernel
828 atomic routines. This incurs a small overhead on CPUs that do
829 not support these instructions and requires the kernel to be
830 built with binutils >= 2.25.
833 bool "Enable support for Virtualization Host Extensions (VHE)"
836 Virtualization Host Extensions (VHE) allow the kernel to run
837 directly at EL2 (instead of EL1) on processors that support
838 it. This leads to better performance for KVM, as they reduce
839 the cost of the world switch.
841 Selecting this option allows the VHE feature to be detected
842 at runtime, and does not affect processors that do not
843 implement this feature.
847 menu "ARMv8.2 architectural features"
850 bool "Enable support for User Access Override (UAO)"
853 User Access Override (UAO; part of the ARMv8.2 Extensions)
854 causes the 'unprivileged' variant of the load/store instructions to
855 be overriden to be privileged.
857 This option changes get_user() and friends to use the 'unprivileged'
858 variant of the load/store instructions. This ensures that user-space
859 really did have access to the supplied memory. When addr_limit is
860 set to kernel memory the UAO bit will be set, allowing privileged
861 access to kernel memory.
863 Choosing this option will cause copy_to_user() et al to use user-space
866 The feature is detected at runtime, the kernel will use the
867 regular load/store instructions if the cpu does not implement the
872 config ARM64_MODULE_CMODEL_LARGE
875 config ARM64_MODULE_PLTS
877 select ARM64_MODULE_CMODEL_LARGE
878 select HAVE_MOD_ARCH_SPECIFIC
883 This builds the kernel as a Position Independent Executable (PIE),
884 which retains all relocation metadata required to relocate the
885 kernel binary at runtime to a different virtual address than the
886 address it was linked at.
887 Since AArch64 uses the RELA relocation format, this requires a
888 relocation pass at runtime even if the kernel is loaded at the
889 same address it was linked at.
891 config RANDOMIZE_BASE
892 bool "Randomize the address of the kernel image"
893 select ARM64_MODULE_PLTS if MODULES
896 Randomizes the virtual address at which the kernel image is
897 loaded, as a security feature that deters exploit attempts
898 relying on knowledge of the location of kernel internals.
900 It is the bootloader's job to provide entropy, by passing a
901 random u64 value in /chosen/kaslr-seed at kernel entry.
903 When booting via the UEFI stub, it will invoke the firmware's
904 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
905 to the kernel proper. In addition, it will randomise the physical
906 location of the kernel Image as well.
910 config RANDOMIZE_MODULE_REGION_FULL
911 bool "Randomize the module region independently from the core kernel"
912 depends on RANDOMIZE_BASE
915 Randomizes the location of the module region without considering the
916 location of the core kernel. This way, it is impossible for modules
917 to leak information about the location of core kernel data structures
918 but it does imply that function calls between modules and the core
919 kernel will need to be resolved via veneers in the module PLT.
921 When this option is not set, the module region will be randomized over
922 a limited range that contains the [_stext, _etext] interval of the
923 core kernel, so branch relocations are always in range.
929 config ARM64_ACPI_PARKING_PROTOCOL
930 bool "Enable support for the ARM64 ACPI parking protocol"
933 Enable support for the ARM64 ACPI parking protocol. If disabled
934 the kernel will not allow booting through the ARM64 ACPI parking
935 protocol even if the corresponding data is present in the ACPI
939 string "Default kernel command string"
942 Provide a set of default command-line options at build time by
943 entering them here. As a minimum, you should specify the the
944 root device (e.g. root=/dev/nfs).
947 bool "Always use the default kernel command string"
949 Always use the default kernel command string, even if the boot
950 loader passes other arguments to the kernel.
951 This is useful if you cannot or don't want to change the
952 command-line options your boot loader passes to the kernel.
958 bool "UEFI runtime support"
959 depends on OF && !CPU_BIG_ENDIAN
962 select EFI_PARAMS_FROM_FDT
963 select EFI_RUNTIME_WRAPPERS
968 This option provides support for runtime services provided
969 by UEFI firmware (such as non-volatile variables, realtime
970 clock, and platform reset). A UEFI stub is also provided to
971 allow the kernel to be booted as an EFI application. This
972 is only useful on systems that have UEFI firmware.
975 bool "Enable support for SMBIOS (DMI) tables"
979 This enables SMBIOS/DMI feature for systems.
981 This option is only useful on systems that have UEFI firmware.
982 However, even with this option, the resultant kernel should
983 continue to boot on existing non-UEFI platforms.
987 menu "Userspace binary formats"
989 source "fs/Kconfig.binfmt"
992 bool "Kernel support for 32-bit EL0"
993 depends on ARM64_4K_PAGES || EXPERT
994 select COMPAT_BINFMT_ELF
996 select OLD_SIGSUSPEND3
997 select COMPAT_OLD_SIGACTION
999 This option enables support for a 32-bit EL0 running under a 64-bit
1000 kernel at EL1. AArch32-specific components such as system calls,
1001 the user helper functions, VFP support and the ptrace interface are
1002 handled appropriately by the kernel.
1004 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1005 that you will only be able to execute AArch32 binaries that were compiled
1006 with page size aligned segments.
1008 If you want to execute 32-bit userspace applications, say Y.
1010 config SYSVIPC_COMPAT
1012 depends on COMPAT && SYSVIPC
1016 menu "Power management options"
1018 source "kernel/power/Kconfig"
1020 config ARCH_HIBERNATION_POSSIBLE
1024 config ARCH_HIBERNATION_HEADER
1026 depends on HIBERNATION
1028 config ARCH_SUSPEND_POSSIBLE
1033 menu "CPU Power Management"
1035 source "drivers/cpuidle/Kconfig"
1037 source "drivers/cpufreq/Kconfig"
1041 source "net/Kconfig"
1043 source "drivers/Kconfig"
1045 source "drivers/firmware/Kconfig"
1047 source "drivers/acpi/Kconfig"
1051 source "arch/arm64/kvm/Kconfig"
1053 source "arch/arm64/Kconfig.debug"
1055 source "security/Kconfig"
1057 source "crypto/Kconfig"
1059 source "arch/arm64/crypto/Kconfig"
1062 source "lib/Kconfig"