2 * linux/arch/arm/mm/dma-mapping.c
4 * Copyright (C) 2000-2004 Russell King
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * DMA uncached mapping support.
12 #include <linux/module.h>
14 #include <linux/gfp.h>
15 #include <linux/errno.h>
16 #include <linux/list.h>
17 #include <linux/init.h>
18 #include <linux/device.h>
19 #include <linux/dma-mapping.h>
20 #include <linux/dma-contiguous.h>
21 #include <linux/highmem.h>
22 #include <linux/memblock.h>
23 #include <linux/slab.h>
24 #include <linux/iommu.h>
26 #include <linux/vmalloc.h>
27 #include <linux/sizes.h>
29 #include <asm/memory.h>
30 #include <asm/highmem.h>
31 #include <asm/cacheflush.h>
32 #include <asm/tlbflush.h>
33 #include <asm/mach/arch.h>
34 #include <asm/dma-iommu.h>
35 #include <asm/mach/map.h>
36 #include <asm/system_info.h>
37 #include <asm/dma-contiguous.h>
42 * The DMA API is built upon the notion of "buffer ownership". A buffer
43 * is either exclusively owned by the CPU (and therefore may be accessed
44 * by it) or exclusively owned by the DMA device. These helper functions
45 * represent the transitions between these two ownership states.
47 * Note, however, that on later ARMs, this notion does not work due to
48 * speculative prefetches. We model our approach on the assumption that
49 * the CPU does do speculative prefetches, which means we clean caches
50 * before transfers and delay cache invalidation until transfer completion.
53 static void __dma_page_cpu_to_dev(struct page *, unsigned long,
54 size_t, enum dma_data_direction);
55 static void __dma_page_dev_to_cpu(struct page *, unsigned long,
56 size_t, enum dma_data_direction);
59 * arm_dma_map_page - map a portion of a page for streaming DMA
60 * @dev: valid struct device pointer, or NULL for ISA and EISA-like devices
61 * @page: page that buffer resides in
62 * @offset: offset into page for start of buffer
63 * @size: size of buffer to map
64 * @dir: DMA transfer direction
66 * Ensure that any data held in the cache is appropriately discarded
69 * The device owns this memory once this call has completed. The CPU
70 * can regain ownership by calling dma_unmap_page().
72 static dma_addr_t arm_dma_map_page(struct device *dev, struct page *page,
73 unsigned long offset, size_t size, enum dma_data_direction dir,
74 struct dma_attrs *attrs)
76 if (!dma_get_attr(DMA_ATTR_SKIP_CPU_SYNC, attrs))
77 __dma_page_cpu_to_dev(page, offset, size, dir);
78 return pfn_to_dma(dev, page_to_pfn(page)) + offset;
81 static dma_addr_t arm_coherent_dma_map_page(struct device *dev, struct page *page,
82 unsigned long offset, size_t size, enum dma_data_direction dir,
83 struct dma_attrs *attrs)
85 return pfn_to_dma(dev, page_to_pfn(page)) + offset;
89 * arm_dma_unmap_page - unmap a buffer previously mapped through dma_map_page()
90 * @dev: valid struct device pointer, or NULL for ISA and EISA-like devices
91 * @handle: DMA address of buffer
92 * @size: size of buffer (same as passed to dma_map_page)
93 * @dir: DMA transfer direction (same as passed to dma_map_page)
95 * Unmap a page streaming mode DMA translation. The handle and size
96 * must match what was provided in the previous dma_map_page() call.
97 * All other usages are undefined.
99 * After this call, reads by the CPU to the buffer are guaranteed to see
100 * whatever the device wrote there.
102 static void arm_dma_unmap_page(struct device *dev, dma_addr_t handle,
103 size_t size, enum dma_data_direction dir,
104 struct dma_attrs *attrs)
106 if (!dma_get_attr(DMA_ATTR_SKIP_CPU_SYNC, attrs))
107 __dma_page_dev_to_cpu(pfn_to_page(dma_to_pfn(dev, handle)),
108 handle & ~PAGE_MASK, size, dir);
111 static void arm_dma_sync_single_for_cpu(struct device *dev,
112 dma_addr_t handle, size_t size, enum dma_data_direction dir)
114 unsigned int offset = handle & (PAGE_SIZE - 1);
115 struct page *page = pfn_to_page(dma_to_pfn(dev, handle-offset));
116 __dma_page_dev_to_cpu(page, offset, size, dir);
119 static void arm_dma_sync_single_for_device(struct device *dev,
120 dma_addr_t handle, size_t size, enum dma_data_direction dir)
122 unsigned int offset = handle & (PAGE_SIZE - 1);
123 struct page *page = pfn_to_page(dma_to_pfn(dev, handle-offset));
124 __dma_page_cpu_to_dev(page, offset, size, dir);
127 struct dma_map_ops arm_dma_ops = {
128 .alloc = arm_dma_alloc,
129 .free = arm_dma_free,
130 .mmap = arm_dma_mmap,
131 .get_sgtable = arm_dma_get_sgtable,
132 .map_page = arm_dma_map_page,
133 .unmap_page = arm_dma_unmap_page,
134 .map_sg = arm_dma_map_sg,
135 .unmap_sg = arm_dma_unmap_sg,
136 .sync_single_for_cpu = arm_dma_sync_single_for_cpu,
137 .sync_single_for_device = arm_dma_sync_single_for_device,
138 .sync_sg_for_cpu = arm_dma_sync_sg_for_cpu,
139 .sync_sg_for_device = arm_dma_sync_sg_for_device,
140 .set_dma_mask = arm_dma_set_mask,
142 EXPORT_SYMBOL(arm_dma_ops);
144 static void *arm_coherent_dma_alloc(struct device *dev, size_t size,
145 dma_addr_t *handle, gfp_t gfp, struct dma_attrs *attrs);
146 static void arm_coherent_dma_free(struct device *dev, size_t size, void *cpu_addr,
147 dma_addr_t handle, struct dma_attrs *attrs);
149 struct dma_map_ops arm_coherent_dma_ops = {
150 .alloc = arm_coherent_dma_alloc,
151 .free = arm_coherent_dma_free,
152 .mmap = arm_dma_mmap,
153 .get_sgtable = arm_dma_get_sgtable,
154 .map_page = arm_coherent_dma_map_page,
155 .map_sg = arm_dma_map_sg,
156 .set_dma_mask = arm_dma_set_mask,
158 EXPORT_SYMBOL(arm_coherent_dma_ops);
160 static u64 get_coherent_dma_mask(struct device *dev)
162 u64 mask = (u64)arm_dma_limit;
165 mask = dev->coherent_dma_mask;
168 * Sanity check the DMA mask - it must be non-zero, and
169 * must be able to be satisfied by a DMA allocation.
172 dev_warn(dev, "coherent DMA mask is unset\n");
176 if ((~mask) & (u64)arm_dma_limit) {
177 dev_warn(dev, "coherent DMA mask %#llx is smaller "
178 "than system GFP_DMA mask %#llx\n",
179 mask, (u64)arm_dma_limit);
187 static void __dma_clear_buffer(struct page *page, size_t size)
190 * Ensure that the allocated pages are zeroed, and that any data
191 * lurking in the kernel direct-mapped region is invalidated.
193 if (PageHighMem(page)) {
194 phys_addr_t base = __pfn_to_phys(page_to_pfn(page));
195 phys_addr_t end = base + size;
197 void *ptr = kmap_atomic(page);
198 memset(ptr, 0, PAGE_SIZE);
199 dmac_flush_range(ptr, ptr + PAGE_SIZE);
204 outer_flush_range(base, end);
206 void *ptr = page_address(page);
207 memset(ptr, 0, size);
208 dmac_flush_range(ptr, ptr + size);
209 outer_flush_range(__pa(ptr), __pa(ptr) + size);
214 * Allocate a DMA buffer for 'dev' of size 'size' using the
215 * specified gfp mask. Note that 'size' must be page aligned.
217 static struct page *__dma_alloc_buffer(struct device *dev, size_t size, gfp_t gfp)
219 unsigned long order = get_order(size);
220 struct page *page, *p, *e;
222 page = alloc_pages(gfp, order);
227 * Now split the huge page and free the excess pages
229 split_page(page, order);
230 for (p = page + (size >> PAGE_SHIFT), e = page + (1 << order); p < e; p++)
233 __dma_clear_buffer(page, size);
239 * Free a DMA buffer. 'size' must be page aligned.
241 static void __dma_free_buffer(struct page *page, size_t size)
243 struct page *e = page + (size >> PAGE_SHIFT);
252 #ifdef CONFIG_HUGETLB_PAGE
253 #error ARM Coherent DMA allocator does not (yet) support huge TLB
256 static void *__alloc_from_contiguous(struct device *dev, size_t size,
257 pgprot_t prot, struct page **ret_page,
260 static void *__alloc_remap_buffer(struct device *dev, size_t size, gfp_t gfp,
261 pgprot_t prot, struct page **ret_page,
265 __dma_alloc_remap(struct page *page, size_t size, gfp_t gfp, pgprot_t prot,
268 struct vm_struct *area;
272 * DMA allocation can be mapped to user space, so lets
273 * set VM_USERMAP flags too.
275 area = get_vm_area_caller(size, VM_ARM_DMA_CONSISTENT | VM_USERMAP,
279 addr = (unsigned long)area->addr;
280 area->phys_addr = __pfn_to_phys(page_to_pfn(page));
282 if (ioremap_page_range(addr, addr + size, area->phys_addr, prot)) {
283 vunmap((void *)addr);
289 static void __dma_free_remap(void *cpu_addr, size_t size)
291 unsigned int flags = VM_ARM_DMA_CONSISTENT | VM_USERMAP;
292 struct vm_struct *area = find_vm_area(cpu_addr);
293 if (!area || (area->flags & flags) != flags) {
294 WARN(1, "trying to free invalid coherent area: %p\n", cpu_addr);
297 unmap_kernel_range((unsigned long)cpu_addr, size);
301 #define DEFAULT_DMA_COHERENT_POOL_SIZE SZ_256K
306 unsigned long *bitmap;
307 unsigned long nr_pages;
312 static struct dma_pool atomic_pool = {
313 .size = DEFAULT_DMA_COHERENT_POOL_SIZE,
316 static int __init early_coherent_pool(char *p)
318 atomic_pool.size = memparse(p, &p);
321 early_param("coherent_pool", early_coherent_pool);
323 void __init init_dma_coherent_pool_size(unsigned long size)
326 * Catch any attempt to set the pool size too late.
328 BUG_ON(atomic_pool.vaddr);
331 * Set architecture specific coherent pool size only if
332 * it has not been changed by kernel command line parameter.
334 if (atomic_pool.size == DEFAULT_DMA_COHERENT_POOL_SIZE)
335 atomic_pool.size = size;
339 * Initialise the coherent pool for atomic allocations.
341 static int __init atomic_pool_init(void)
343 struct dma_pool *pool = &atomic_pool;
344 pgprot_t prot = pgprot_dmacoherent(pgprot_kernel);
345 gfp_t gfp = GFP_KERNEL | GFP_DMA;
346 unsigned long nr_pages = pool->size >> PAGE_SHIFT;
347 unsigned long *bitmap;
351 int bitmap_size = BITS_TO_LONGS(nr_pages) * sizeof(long);
353 bitmap = kzalloc(bitmap_size, GFP_KERNEL);
357 pages = kzalloc(nr_pages * sizeof(struct page *), GFP_KERNEL);
361 if (IS_ENABLED(CONFIG_CMA))
362 ptr = __alloc_from_contiguous(NULL, pool->size, prot, &page,
365 ptr = __alloc_remap_buffer(NULL, pool->size, gfp, prot, &page,
370 for (i = 0; i < nr_pages; i++)
373 spin_lock_init(&pool->lock);
376 pool->bitmap = bitmap;
377 pool->nr_pages = nr_pages;
378 pr_info("DMA: preallocated %u KiB pool for atomic coherent allocations\n",
379 (unsigned)pool->size / 1024);
387 pr_err("DMA: failed to allocate %u KiB pool for atomic coherent allocation\n",
388 (unsigned)pool->size / 1024);
392 * CMA is activated by core_initcall, so we must be called after it.
394 postcore_initcall(atomic_pool_init);
396 struct dma_contig_early_reserve {
401 static struct dma_contig_early_reserve dma_mmu_remap[MAX_CMA_AREAS] __initdata;
403 static int dma_mmu_remap_num __initdata;
405 void __init dma_contiguous_early_fixup(phys_addr_t base, unsigned long size)
407 dma_mmu_remap[dma_mmu_remap_num].base = base;
408 dma_mmu_remap[dma_mmu_remap_num].size = size;
412 void __init dma_contiguous_remap(void)
415 for (i = 0; i < dma_mmu_remap_num; i++) {
416 phys_addr_t start = dma_mmu_remap[i].base;
417 phys_addr_t end = start + dma_mmu_remap[i].size;
421 if (end > arm_lowmem_limit)
422 end = arm_lowmem_limit;
426 map.pfn = __phys_to_pfn(start);
427 map.virtual = __phys_to_virt(start);
428 map.length = end - start;
429 map.type = MT_MEMORY_DMA_READY;
432 * Clear previous low-memory mapping
434 for (addr = __phys_to_virt(start); addr < __phys_to_virt(end);
436 pmd_clear(pmd_off_k(addr));
438 iotable_init(&map, 1);
442 static int __dma_update_pte(pte_t *pte, pgtable_t token, unsigned long addr,
445 struct page *page = virt_to_page(addr);
446 pgprot_t prot = *(pgprot_t *)data;
448 set_pte_ext(pte, mk_pte(page, prot), 0);
452 static void __dma_remap(struct page *page, size_t size, pgprot_t prot)
454 unsigned long start = (unsigned long) page_address(page);
455 unsigned end = start + size;
457 apply_to_page_range(&init_mm, start, size, __dma_update_pte, &prot);
459 flush_tlb_kernel_range(start, end);
462 static void *__alloc_remap_buffer(struct device *dev, size_t size, gfp_t gfp,
463 pgprot_t prot, struct page **ret_page,
468 page = __dma_alloc_buffer(dev, size, gfp);
472 ptr = __dma_alloc_remap(page, size, gfp, prot, caller);
474 __dma_free_buffer(page, size);
482 static void *__alloc_from_pool(size_t size, struct page **ret_page)
484 struct dma_pool *pool = &atomic_pool;
485 unsigned int count = PAGE_ALIGN(size) >> PAGE_SHIFT;
489 unsigned long align_mask;
492 WARN(1, "coherent pool not initialised!\n");
497 * Align the region allocation - allocations from pool are rather
498 * small, so align them to their order in pages, minimum is a page
499 * size. This helps reduce fragmentation of the DMA space.
501 align_mask = (1 << get_order(size)) - 1;
503 spin_lock_irqsave(&pool->lock, flags);
504 pageno = bitmap_find_next_zero_area(pool->bitmap, pool->nr_pages,
505 0, count, align_mask);
506 if (pageno < pool->nr_pages) {
507 bitmap_set(pool->bitmap, pageno, count);
508 ptr = pool->vaddr + PAGE_SIZE * pageno;
509 *ret_page = pool->pages[pageno];
511 pr_err_once("ERROR: %u KiB atomic DMA coherent pool is too small!\n"
512 "Please increase it with coherent_pool= kernel parameter!\n",
513 (unsigned)pool->size / 1024);
515 spin_unlock_irqrestore(&pool->lock, flags);
520 static bool __in_atomic_pool(void *start, size_t size)
522 struct dma_pool *pool = &atomic_pool;
523 void *end = start + size;
524 void *pool_start = pool->vaddr;
525 void *pool_end = pool->vaddr + pool->size;
527 if (start < pool_start || start >= pool_end)
533 WARN(1, "Wrong coherent size(%p-%p) from atomic pool(%p-%p)\n",
534 start, end - 1, pool_start, pool_end - 1);
539 static int __free_from_pool(void *start, size_t size)
541 struct dma_pool *pool = &atomic_pool;
542 unsigned long pageno, count;
545 if (!__in_atomic_pool(start, size))
548 pageno = (start - pool->vaddr) >> PAGE_SHIFT;
549 count = size >> PAGE_SHIFT;
551 spin_lock_irqsave(&pool->lock, flags);
552 bitmap_clear(pool->bitmap, pageno, count);
553 spin_unlock_irqrestore(&pool->lock, flags);
558 static void *__alloc_from_contiguous(struct device *dev, size_t size,
559 pgprot_t prot, struct page **ret_page,
562 unsigned long order = get_order(size);
563 size_t count = size >> PAGE_SHIFT;
567 page = dma_alloc_from_contiguous(dev, count, order);
571 __dma_clear_buffer(page, size);
573 if (PageHighMem(page)) {
574 ptr = __dma_alloc_remap(page, size, GFP_KERNEL, prot, caller);
576 dma_release_from_contiguous(dev, page, count);
580 __dma_remap(page, size, prot);
581 ptr = page_address(page);
587 static void __free_from_contiguous(struct device *dev, struct page *page,
588 void *cpu_addr, size_t size)
590 if (PageHighMem(page))
591 __dma_free_remap(cpu_addr, size);
593 __dma_remap(page, size, pgprot_kernel);
594 dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT);
597 static inline pgprot_t __get_dma_pgprot(struct dma_attrs *attrs, pgprot_t prot)
599 prot = dma_get_attr(DMA_ATTR_WRITE_COMBINE, attrs) ?
600 pgprot_writecombine(prot) :
601 pgprot_dmacoherent(prot);
607 #else /* !CONFIG_MMU */
611 #define __get_dma_pgprot(attrs, prot) __pgprot(0)
612 #define __alloc_remap_buffer(dev, size, gfp, prot, ret, c) NULL
613 #define __alloc_from_pool(size, ret_page) NULL
614 #define __alloc_from_contiguous(dev, size, prot, ret, c) NULL
615 #define __free_from_pool(cpu_addr, size) 0
616 #define __free_from_contiguous(dev, page, cpu_addr, size) do { } while (0)
617 #define __dma_free_remap(cpu_addr, size) do { } while (0)
619 #endif /* CONFIG_MMU */
621 static void *__alloc_simple_buffer(struct device *dev, size_t size, gfp_t gfp,
622 struct page **ret_page)
625 page = __dma_alloc_buffer(dev, size, gfp);
630 return page_address(page);
635 static void *__dma_alloc(struct device *dev, size_t size, dma_addr_t *handle,
636 gfp_t gfp, pgprot_t prot, bool is_coherent, const void *caller)
638 u64 mask = get_coherent_dma_mask(dev);
639 struct page *page = NULL;
642 #ifdef CONFIG_DMA_API_DEBUG
643 u64 limit = (mask + 1) & ~mask;
644 if (limit && size >= limit) {
645 dev_warn(dev, "coherent allocation too big (requested %#x mask %#llx)\n",
654 if (mask < 0xffffffffULL)
658 * Following is a work-around (a.k.a. hack) to prevent pages
659 * with __GFP_COMP being passed to split_page() which cannot
660 * handle them. The real problem is that this flag probably
661 * should be 0 on ARM as it is not supported on this
662 * platform; see CONFIG_HUGETLBFS.
664 gfp &= ~(__GFP_COMP);
666 *handle = DMA_ERROR_CODE;
667 size = PAGE_ALIGN(size);
669 if (is_coherent || nommu())
670 addr = __alloc_simple_buffer(dev, size, gfp, &page);
671 else if (!(gfp & __GFP_WAIT))
672 addr = __alloc_from_pool(size, &page);
673 else if (!IS_ENABLED(CONFIG_CMA))
674 addr = __alloc_remap_buffer(dev, size, gfp, prot, &page, caller);
676 addr = __alloc_from_contiguous(dev, size, prot, &page, caller);
679 *handle = pfn_to_dma(dev, page_to_pfn(page));
685 * Allocate DMA-coherent memory space and return both the kernel remapped
686 * virtual and bus address for that space.
688 void *arm_dma_alloc(struct device *dev, size_t size, dma_addr_t *handle,
689 gfp_t gfp, struct dma_attrs *attrs)
691 pgprot_t prot = __get_dma_pgprot(attrs, pgprot_kernel);
694 if (dma_alloc_from_coherent(dev, size, handle, &memory))
697 return __dma_alloc(dev, size, handle, gfp, prot, false,
698 __builtin_return_address(0));
701 static void *arm_coherent_dma_alloc(struct device *dev, size_t size,
702 dma_addr_t *handle, gfp_t gfp, struct dma_attrs *attrs)
704 pgprot_t prot = __get_dma_pgprot(attrs, pgprot_kernel);
707 if (dma_alloc_from_coherent(dev, size, handle, &memory))
710 return __dma_alloc(dev, size, handle, gfp, prot, true,
711 __builtin_return_address(0));
715 * Create userspace mapping for the DMA-coherent memory.
717 int arm_dma_mmap(struct device *dev, struct vm_area_struct *vma,
718 void *cpu_addr, dma_addr_t dma_addr, size_t size,
719 struct dma_attrs *attrs)
723 unsigned long nr_vma_pages = (vma->vm_end - vma->vm_start) >> PAGE_SHIFT;
724 unsigned long nr_pages = PAGE_ALIGN(size) >> PAGE_SHIFT;
725 unsigned long pfn = dma_to_pfn(dev, dma_addr);
726 unsigned long off = vma->vm_pgoff;
728 vma->vm_page_prot = __get_dma_pgprot(attrs, vma->vm_page_prot);
730 if (dma_mmap_from_coherent(dev, vma, cpu_addr, size, &ret))
733 if (off < nr_pages && nr_vma_pages <= (nr_pages - off)) {
734 ret = remap_pfn_range(vma, vma->vm_start,
736 vma->vm_end - vma->vm_start,
739 #endif /* CONFIG_MMU */
745 * Free a buffer as defined by the above mapping.
747 static void __arm_dma_free(struct device *dev, size_t size, void *cpu_addr,
748 dma_addr_t handle, struct dma_attrs *attrs,
751 struct page *page = pfn_to_page(dma_to_pfn(dev, handle));
753 if (dma_release_from_coherent(dev, get_order(size), cpu_addr))
756 size = PAGE_ALIGN(size);
758 if (is_coherent || nommu()) {
759 __dma_free_buffer(page, size);
760 } else if (__free_from_pool(cpu_addr, size)) {
762 } else if (!IS_ENABLED(CONFIG_CMA)) {
763 __dma_free_remap(cpu_addr, size);
764 __dma_free_buffer(page, size);
767 * Non-atomic allocations cannot be freed with IRQs disabled
769 WARN_ON(irqs_disabled());
770 __free_from_contiguous(dev, page, cpu_addr, size);
774 void arm_dma_free(struct device *dev, size_t size, void *cpu_addr,
775 dma_addr_t handle, struct dma_attrs *attrs)
777 __arm_dma_free(dev, size, cpu_addr, handle, attrs, false);
780 static void arm_coherent_dma_free(struct device *dev, size_t size, void *cpu_addr,
781 dma_addr_t handle, struct dma_attrs *attrs)
783 __arm_dma_free(dev, size, cpu_addr, handle, attrs, true);
786 int arm_dma_get_sgtable(struct device *dev, struct sg_table *sgt,
787 void *cpu_addr, dma_addr_t handle, size_t size,
788 struct dma_attrs *attrs)
790 struct page *page = pfn_to_page(dma_to_pfn(dev, handle));
793 ret = sg_alloc_table(sgt, 1, GFP_KERNEL);
797 sg_set_page(sgt->sgl, page, PAGE_ALIGN(size), 0);
801 static void dma_cache_maint_page(struct page *page, unsigned long offset,
802 size_t size, enum dma_data_direction dir,
803 void (*op)(const void *, size_t, int))
808 pfn = page_to_pfn(page) + offset / PAGE_SIZE;
812 * A single sg entry may refer to multiple physically contiguous
813 * pages. But we still need to process highmem pages individually.
814 * If highmem is not configured then the bulk of this loop gets
821 page = pfn_to_page(pfn);
823 if (PageHighMem(page)) {
824 if (len + offset > PAGE_SIZE)
825 len = PAGE_SIZE - offset;
827 if (cache_is_vipt_nonaliasing()) {
828 vaddr = kmap_atomic(page);
829 op(vaddr + offset, len, dir);
830 kunmap_atomic(vaddr);
832 vaddr = kmap_high_get(page);
834 op(vaddr + offset, len, dir);
839 vaddr = page_address(page) + offset;
849 * Make an area consistent for devices.
850 * Note: Drivers should NOT use this function directly, as it will break
851 * platforms with CONFIG_DMABOUNCE.
852 * Use the driver DMA support - see dma-mapping.h (dma_sync_*)
854 static void __dma_page_cpu_to_dev(struct page *page, unsigned long off,
855 size_t size, enum dma_data_direction dir)
859 dma_cache_maint_page(page, off, size, dir, dmac_map_area);
861 paddr = page_to_phys(page) + off;
862 if (dir == DMA_FROM_DEVICE) {
863 outer_inv_range(paddr, paddr + size);
865 outer_clean_range(paddr, paddr + size);
867 /* FIXME: non-speculating: flush on bidirectional mappings? */
870 static void __dma_page_dev_to_cpu(struct page *page, unsigned long off,
871 size_t size, enum dma_data_direction dir)
873 unsigned long paddr = page_to_phys(page) + off;
875 /* FIXME: non-speculating: not required */
876 /* don't bother invalidating if DMA to device */
877 if (dir != DMA_TO_DEVICE)
878 outer_inv_range(paddr, paddr + size);
880 dma_cache_maint_page(page, off, size, dir, dmac_unmap_area);
883 * Mark the D-cache clean for this page to avoid extra flushing.
885 if (dir != DMA_TO_DEVICE && off == 0 && size >= PAGE_SIZE)
886 set_bit(PG_dcache_clean, &page->flags);
890 * arm_dma_map_sg - map a set of SG buffers for streaming mode DMA
891 * @dev: valid struct device pointer, or NULL for ISA and EISA-like devices
892 * @sg: list of buffers
893 * @nents: number of buffers to map
894 * @dir: DMA transfer direction
896 * Map a set of buffers described by scatterlist in streaming mode for DMA.
897 * This is the scatter-gather version of the dma_map_single interface.
898 * Here the scatter gather list elements are each tagged with the
899 * appropriate dma address and length. They are obtained via
900 * sg_dma_{address,length}.
902 * Device ownership issues as mentioned for dma_map_single are the same
905 int arm_dma_map_sg(struct device *dev, struct scatterlist *sg, int nents,
906 enum dma_data_direction dir, struct dma_attrs *attrs)
908 struct dma_map_ops *ops = get_dma_ops(dev);
909 struct scatterlist *s;
912 for_each_sg(sg, s, nents, i) {
913 #ifdef CONFIG_NEED_SG_DMA_LENGTH
914 s->dma_length = s->length;
916 s->dma_address = ops->map_page(dev, sg_page(s), s->offset,
917 s->length, dir, attrs);
918 if (dma_mapping_error(dev, s->dma_address))
924 for_each_sg(sg, s, i, j)
925 ops->unmap_page(dev, sg_dma_address(s), sg_dma_len(s), dir, attrs);
930 * arm_dma_unmap_sg - unmap a set of SG buffers mapped by dma_map_sg
931 * @dev: valid struct device pointer, or NULL for ISA and EISA-like devices
932 * @sg: list of buffers
933 * @nents: number of buffers to unmap (same as was passed to dma_map_sg)
934 * @dir: DMA transfer direction (same as was passed to dma_map_sg)
936 * Unmap a set of streaming mode DMA translations. Again, CPU access
937 * rules concerning calls here are the same as for dma_unmap_single().
939 void arm_dma_unmap_sg(struct device *dev, struct scatterlist *sg, int nents,
940 enum dma_data_direction dir, struct dma_attrs *attrs)
942 struct dma_map_ops *ops = get_dma_ops(dev);
943 struct scatterlist *s;
947 for_each_sg(sg, s, nents, i)
948 ops->unmap_page(dev, sg_dma_address(s), sg_dma_len(s), dir, attrs);
952 * arm_dma_sync_sg_for_cpu
953 * @dev: valid struct device pointer, or NULL for ISA and EISA-like devices
954 * @sg: list of buffers
955 * @nents: number of buffers to map (returned from dma_map_sg)
956 * @dir: DMA transfer direction (same as was passed to dma_map_sg)
958 void arm_dma_sync_sg_for_cpu(struct device *dev, struct scatterlist *sg,
959 int nents, enum dma_data_direction dir)
961 struct dma_map_ops *ops = get_dma_ops(dev);
962 struct scatterlist *s;
965 for_each_sg(sg, s, nents, i)
966 ops->sync_single_for_cpu(dev, sg_dma_address(s), s->length,
971 * arm_dma_sync_sg_for_device
972 * @dev: valid struct device pointer, or NULL for ISA and EISA-like devices
973 * @sg: list of buffers
974 * @nents: number of buffers to map (returned from dma_map_sg)
975 * @dir: DMA transfer direction (same as was passed to dma_map_sg)
977 void arm_dma_sync_sg_for_device(struct device *dev, struct scatterlist *sg,
978 int nents, enum dma_data_direction dir)
980 struct dma_map_ops *ops = get_dma_ops(dev);
981 struct scatterlist *s;
984 for_each_sg(sg, s, nents, i)
985 ops->sync_single_for_device(dev, sg_dma_address(s), s->length,
990 * Return whether the given device DMA address mask can be supported
991 * properly. For example, if your device can only drive the low 24-bits
992 * during bus mastering, then you would pass 0x00ffffff as the mask
995 int dma_supported(struct device *dev, u64 mask)
997 if (mask < (u64)arm_dma_limit)
1001 EXPORT_SYMBOL(dma_supported);
1003 int arm_dma_set_mask(struct device *dev, u64 dma_mask)
1005 if (!dev->dma_mask || !dma_supported(dev, dma_mask))
1008 *dev->dma_mask = dma_mask;
1013 #define PREALLOC_DMA_DEBUG_ENTRIES 4096
1015 static int __init dma_debug_do_init(void)
1017 dma_debug_init(PREALLOC_DMA_DEBUG_ENTRIES);
1020 fs_initcall(dma_debug_do_init);
1022 #ifdef CONFIG_ARM_DMA_USE_IOMMU
1026 static inline dma_addr_t __alloc_iova(struct dma_iommu_mapping *mapping,
1029 unsigned int order = get_order(size);
1030 unsigned int align = 0;
1031 unsigned int count, start;
1032 unsigned long flags;
1034 if (order > CONFIG_ARM_DMA_IOMMU_ALIGNMENT)
1035 order = CONFIG_ARM_DMA_IOMMU_ALIGNMENT;
1037 count = ((PAGE_ALIGN(size) >> PAGE_SHIFT) +
1038 (1 << mapping->order) - 1) >> mapping->order;
1040 if (order > mapping->order)
1041 align = (1 << (order - mapping->order)) - 1;
1043 spin_lock_irqsave(&mapping->lock, flags);
1044 start = bitmap_find_next_zero_area(mapping->bitmap, mapping->bits, 0,
1046 if (start > mapping->bits) {
1047 spin_unlock_irqrestore(&mapping->lock, flags);
1048 return DMA_ERROR_CODE;
1051 bitmap_set(mapping->bitmap, start, count);
1052 spin_unlock_irqrestore(&mapping->lock, flags);
1054 return mapping->base + (start << (mapping->order + PAGE_SHIFT));
1057 static inline void __free_iova(struct dma_iommu_mapping *mapping,
1058 dma_addr_t addr, size_t size)
1060 unsigned int start = (addr - mapping->base) >>
1061 (mapping->order + PAGE_SHIFT);
1062 unsigned int count = ((size >> PAGE_SHIFT) +
1063 (1 << mapping->order) - 1) >> mapping->order;
1064 unsigned long flags;
1066 spin_lock_irqsave(&mapping->lock, flags);
1067 bitmap_clear(mapping->bitmap, start, count);
1068 spin_unlock_irqrestore(&mapping->lock, flags);
1071 static struct page **__iommu_alloc_buffer(struct device *dev, size_t size,
1072 gfp_t gfp, struct dma_attrs *attrs)
1074 struct page **pages;
1075 int count = size >> PAGE_SHIFT;
1076 int array_size = count * sizeof(struct page *);
1079 if (array_size <= PAGE_SIZE)
1080 pages = kzalloc(array_size, gfp);
1082 pages = vzalloc(array_size);
1086 if (dma_get_attr(DMA_ATTR_FORCE_CONTIGUOUS, attrs))
1088 unsigned long order = get_order(size);
1091 page = dma_alloc_from_contiguous(dev, count, order);
1095 __dma_clear_buffer(page, size);
1097 for (i = 0; i < count; i++)
1098 pages[i] = page + i;
1104 * IOMMU can map any pages, so himem can also be used here
1106 gfp |= __GFP_NOWARN | __GFP_HIGHMEM;
1109 int j, order = __fls(count);
1111 pages[i] = alloc_pages(gfp, order);
1112 while (!pages[i] && order)
1113 pages[i] = alloc_pages(gfp, --order);
1118 split_page(pages[i], order);
1121 pages[i + j] = pages[i] + j;
1124 __dma_clear_buffer(pages[i], PAGE_SIZE << order);
1126 count -= 1 << order;
1133 __free_pages(pages[i], 0);
1134 if (array_size <= PAGE_SIZE)
1141 static int __iommu_free_buffer(struct device *dev, struct page **pages,
1142 size_t size, struct dma_attrs *attrs)
1144 int count = size >> PAGE_SHIFT;
1145 int array_size = count * sizeof(struct page *);
1148 if (dma_get_attr(DMA_ATTR_FORCE_CONTIGUOUS, attrs)) {
1149 dma_release_from_contiguous(dev, pages[0], count);
1151 for (i = 0; i < count; i++)
1153 __free_pages(pages[i], 0);
1156 if (array_size <= PAGE_SIZE)
1164 * Create a CPU mapping for a specified pages
1167 __iommu_alloc_remap(struct page **pages, size_t size, gfp_t gfp, pgprot_t prot,
1170 unsigned int i, nr_pages = PAGE_ALIGN(size) >> PAGE_SHIFT;
1171 struct vm_struct *area;
1174 area = get_vm_area_caller(size, VM_ARM_DMA_CONSISTENT | VM_USERMAP,
1179 area->pages = pages;
1180 area->nr_pages = nr_pages;
1181 p = (unsigned long)area->addr;
1183 for (i = 0; i < nr_pages; i++) {
1184 phys_addr_t phys = __pfn_to_phys(page_to_pfn(pages[i]));
1185 if (ioremap_page_range(p, p + PAGE_SIZE, phys, prot))
1191 unmap_kernel_range((unsigned long)area->addr, size);
1197 * Create a mapping in device IO address space for specified pages
1200 __iommu_create_mapping(struct device *dev, struct page **pages, size_t size)
1202 struct dma_iommu_mapping *mapping = dev->archdata.mapping;
1203 unsigned int count = PAGE_ALIGN(size) >> PAGE_SHIFT;
1204 dma_addr_t dma_addr, iova;
1205 int i, ret = DMA_ERROR_CODE;
1207 dma_addr = __alloc_iova(mapping, size);
1208 if (dma_addr == DMA_ERROR_CODE)
1212 for (i = 0; i < count; ) {
1213 unsigned int next_pfn = page_to_pfn(pages[i]) + 1;
1214 phys_addr_t phys = page_to_phys(pages[i]);
1215 unsigned int len, j;
1217 for (j = i + 1; j < count; j++, next_pfn++)
1218 if (page_to_pfn(pages[j]) != next_pfn)
1221 len = (j - i) << PAGE_SHIFT;
1222 ret = iommu_map(mapping->domain, iova, phys, len, 0);
1230 iommu_unmap(mapping->domain, dma_addr, iova-dma_addr);
1231 __free_iova(mapping, dma_addr, size);
1232 return DMA_ERROR_CODE;
1235 static int __iommu_remove_mapping(struct device *dev, dma_addr_t iova, size_t size)
1237 struct dma_iommu_mapping *mapping = dev->archdata.mapping;
1240 * add optional in-page offset from iova to size and align
1241 * result to page size
1243 size = PAGE_ALIGN((iova & ~PAGE_MASK) + size);
1246 iommu_unmap(mapping->domain, iova, size);
1247 __free_iova(mapping, iova, size);
1251 static struct page **__atomic_get_pages(void *addr)
1253 struct dma_pool *pool = &atomic_pool;
1254 struct page **pages = pool->pages;
1255 int offs = (addr - pool->vaddr) >> PAGE_SHIFT;
1257 return pages + offs;
1260 static struct page **__iommu_get_pages(void *cpu_addr, struct dma_attrs *attrs)
1262 struct vm_struct *area;
1264 if (__in_atomic_pool(cpu_addr, PAGE_SIZE))
1265 return __atomic_get_pages(cpu_addr);
1267 if (dma_get_attr(DMA_ATTR_NO_KERNEL_MAPPING, attrs))
1270 area = find_vm_area(cpu_addr);
1271 if (area && (area->flags & VM_ARM_DMA_CONSISTENT))
1276 static void *__iommu_alloc_atomic(struct device *dev, size_t size,
1282 addr = __alloc_from_pool(size, &page);
1286 *handle = __iommu_create_mapping(dev, &page, size);
1287 if (*handle == DMA_ERROR_CODE)
1293 __free_from_pool(addr, size);
1297 static void __iommu_free_atomic(struct device *dev, void *cpu_addr,
1298 dma_addr_t handle, size_t size)
1300 __iommu_remove_mapping(dev, handle, size);
1301 __free_from_pool(cpu_addr, size);
1304 static void *arm_iommu_alloc_attrs(struct device *dev, size_t size,
1305 dma_addr_t *handle, gfp_t gfp, struct dma_attrs *attrs)
1307 pgprot_t prot = __get_dma_pgprot(attrs, pgprot_kernel);
1308 struct page **pages;
1311 *handle = DMA_ERROR_CODE;
1312 size = PAGE_ALIGN(size);
1314 if (gfp & GFP_ATOMIC)
1315 return __iommu_alloc_atomic(dev, size, handle);
1317 pages = __iommu_alloc_buffer(dev, size, gfp, attrs);
1321 *handle = __iommu_create_mapping(dev, pages, size);
1322 if (*handle == DMA_ERROR_CODE)
1325 if (dma_get_attr(DMA_ATTR_NO_KERNEL_MAPPING, attrs))
1328 addr = __iommu_alloc_remap(pages, size, gfp, prot,
1329 __builtin_return_address(0));
1336 __iommu_remove_mapping(dev, *handle, size);
1338 __iommu_free_buffer(dev, pages, size, attrs);
1342 static int arm_iommu_mmap_attrs(struct device *dev, struct vm_area_struct *vma,
1343 void *cpu_addr, dma_addr_t dma_addr, size_t size,
1344 struct dma_attrs *attrs)
1346 unsigned long uaddr = vma->vm_start;
1347 unsigned long usize = vma->vm_end - vma->vm_start;
1348 struct page **pages = __iommu_get_pages(cpu_addr, attrs);
1350 vma->vm_page_prot = __get_dma_pgprot(attrs, vma->vm_page_prot);
1356 int ret = vm_insert_page(vma, uaddr, *pages++);
1358 pr_err("Remapping memory failed: %d\n", ret);
1363 } while (usize > 0);
1369 * free a page as defined by the above mapping.
1370 * Must not be called with IRQs disabled.
1372 void arm_iommu_free_attrs(struct device *dev, size_t size, void *cpu_addr,
1373 dma_addr_t handle, struct dma_attrs *attrs)
1375 struct page **pages;
1376 size = PAGE_ALIGN(size);
1378 if (__in_atomic_pool(cpu_addr, size)) {
1379 __iommu_free_atomic(dev, cpu_addr, handle, size);
1383 pages = __iommu_get_pages(cpu_addr, attrs);
1385 WARN(1, "trying to free invalid coherent area: %p\n", cpu_addr);
1389 if (!dma_get_attr(DMA_ATTR_NO_KERNEL_MAPPING, attrs)) {
1390 unmap_kernel_range((unsigned long)cpu_addr, size);
1394 __iommu_remove_mapping(dev, handle, size);
1395 __iommu_free_buffer(dev, pages, size, attrs);
1398 static int arm_iommu_get_sgtable(struct device *dev, struct sg_table *sgt,
1399 void *cpu_addr, dma_addr_t dma_addr,
1400 size_t size, struct dma_attrs *attrs)
1402 unsigned int count = PAGE_ALIGN(size) >> PAGE_SHIFT;
1403 struct page **pages = __iommu_get_pages(cpu_addr, attrs);
1408 return sg_alloc_table_from_pages(sgt, pages, count, 0, size,
1413 * Map a part of the scatter-gather list into contiguous io address space
1415 static int __map_sg_chunk(struct device *dev, struct scatterlist *sg,
1416 size_t size, dma_addr_t *handle,
1417 enum dma_data_direction dir, struct dma_attrs *attrs,
1420 struct dma_iommu_mapping *mapping = dev->archdata.mapping;
1421 dma_addr_t iova, iova_base;
1424 struct scatterlist *s;
1426 size = PAGE_ALIGN(size);
1427 *handle = DMA_ERROR_CODE;
1429 iova_base = iova = __alloc_iova(mapping, size);
1430 if (iova == DMA_ERROR_CODE)
1433 for (count = 0, s = sg; count < (size >> PAGE_SHIFT); s = sg_next(s)) {
1434 phys_addr_t phys = page_to_phys(sg_page(s));
1435 unsigned int len = PAGE_ALIGN(s->offset + s->length);
1438 !dma_get_attr(DMA_ATTR_SKIP_CPU_SYNC, attrs))
1439 __dma_page_cpu_to_dev(sg_page(s), s->offset, s->length, dir);
1441 ret = iommu_map(mapping->domain, iova, phys, len, 0);
1444 count += len >> PAGE_SHIFT;
1447 *handle = iova_base;
1451 iommu_unmap(mapping->domain, iova_base, count * PAGE_SIZE);
1452 __free_iova(mapping, iova_base, size);
1456 static int __iommu_map_sg(struct device *dev, struct scatterlist *sg, int nents,
1457 enum dma_data_direction dir, struct dma_attrs *attrs,
1460 struct scatterlist *s = sg, *dma = sg, *start = sg;
1462 unsigned int offset = s->offset;
1463 unsigned int size = s->offset + s->length;
1464 unsigned int max = dma_get_max_seg_size(dev);
1466 for (i = 1; i < nents; i++) {
1469 s->dma_address = DMA_ERROR_CODE;
1472 if (s->offset || (size & ~PAGE_MASK) || size + s->length > max) {
1473 if (__map_sg_chunk(dev, start, size, &dma->dma_address,
1474 dir, attrs, is_coherent) < 0)
1477 dma->dma_address += offset;
1478 dma->dma_length = size - offset;
1480 size = offset = s->offset;
1487 if (__map_sg_chunk(dev, start, size, &dma->dma_address, dir, attrs,
1491 dma->dma_address += offset;
1492 dma->dma_length = size - offset;
1497 for_each_sg(sg, s, count, i)
1498 __iommu_remove_mapping(dev, sg_dma_address(s), sg_dma_len(s));
1503 * arm_coherent_iommu_map_sg - map a set of SG buffers for streaming mode DMA
1504 * @dev: valid struct device pointer
1505 * @sg: list of buffers
1506 * @nents: number of buffers to map
1507 * @dir: DMA transfer direction
1509 * Map a set of i/o coherent buffers described by scatterlist in streaming
1510 * mode for DMA. The scatter gather list elements are merged together (if
1511 * possible) and tagged with the appropriate dma address and length. They are
1512 * obtained via sg_dma_{address,length}.
1514 int arm_coherent_iommu_map_sg(struct device *dev, struct scatterlist *sg,
1515 int nents, enum dma_data_direction dir, struct dma_attrs *attrs)
1517 return __iommu_map_sg(dev, sg, nents, dir, attrs, true);
1521 * arm_iommu_map_sg - map a set of SG buffers for streaming mode DMA
1522 * @dev: valid struct device pointer
1523 * @sg: list of buffers
1524 * @nents: number of buffers to map
1525 * @dir: DMA transfer direction
1527 * Map a set of buffers described by scatterlist in streaming mode for DMA.
1528 * The scatter gather list elements are merged together (if possible) and
1529 * tagged with the appropriate dma address and length. They are obtained via
1530 * sg_dma_{address,length}.
1532 int arm_iommu_map_sg(struct device *dev, struct scatterlist *sg,
1533 int nents, enum dma_data_direction dir, struct dma_attrs *attrs)
1535 return __iommu_map_sg(dev, sg, nents, dir, attrs, false);
1538 static void __iommu_unmap_sg(struct device *dev, struct scatterlist *sg,
1539 int nents, enum dma_data_direction dir, struct dma_attrs *attrs,
1542 struct scatterlist *s;
1545 for_each_sg(sg, s, nents, i) {
1547 __iommu_remove_mapping(dev, sg_dma_address(s),
1550 !dma_get_attr(DMA_ATTR_SKIP_CPU_SYNC, attrs))
1551 __dma_page_dev_to_cpu(sg_page(s), s->offset,
1557 * arm_coherent_iommu_unmap_sg - unmap a set of SG buffers mapped by dma_map_sg
1558 * @dev: valid struct device pointer
1559 * @sg: list of buffers
1560 * @nents: number of buffers to unmap (same as was passed to dma_map_sg)
1561 * @dir: DMA transfer direction (same as was passed to dma_map_sg)
1563 * Unmap a set of streaming mode DMA translations. Again, CPU access
1564 * rules concerning calls here are the same as for dma_unmap_single().
1566 void arm_coherent_iommu_unmap_sg(struct device *dev, struct scatterlist *sg,
1567 int nents, enum dma_data_direction dir, struct dma_attrs *attrs)
1569 __iommu_unmap_sg(dev, sg, nents, dir, attrs, true);
1573 * arm_iommu_unmap_sg - unmap a set of SG buffers mapped by dma_map_sg
1574 * @dev: valid struct device pointer
1575 * @sg: list of buffers
1576 * @nents: number of buffers to unmap (same as was passed to dma_map_sg)
1577 * @dir: DMA transfer direction (same as was passed to dma_map_sg)
1579 * Unmap a set of streaming mode DMA translations. Again, CPU access
1580 * rules concerning calls here are the same as for dma_unmap_single().
1582 void arm_iommu_unmap_sg(struct device *dev, struct scatterlist *sg, int nents,
1583 enum dma_data_direction dir, struct dma_attrs *attrs)
1585 __iommu_unmap_sg(dev, sg, nents, dir, attrs, false);
1589 * arm_iommu_sync_sg_for_cpu
1590 * @dev: valid struct device pointer
1591 * @sg: list of buffers
1592 * @nents: number of buffers to map (returned from dma_map_sg)
1593 * @dir: DMA transfer direction (same as was passed to dma_map_sg)
1595 void arm_iommu_sync_sg_for_cpu(struct device *dev, struct scatterlist *sg,
1596 int nents, enum dma_data_direction dir)
1598 struct scatterlist *s;
1601 for_each_sg(sg, s, nents, i)
1602 __dma_page_dev_to_cpu(sg_page(s), s->offset, s->length, dir);
1607 * arm_iommu_sync_sg_for_device
1608 * @dev: valid struct device pointer
1609 * @sg: list of buffers
1610 * @nents: number of buffers to map (returned from dma_map_sg)
1611 * @dir: DMA transfer direction (same as was passed to dma_map_sg)
1613 void arm_iommu_sync_sg_for_device(struct device *dev, struct scatterlist *sg,
1614 int nents, enum dma_data_direction dir)
1616 struct scatterlist *s;
1619 for_each_sg(sg, s, nents, i)
1620 __dma_page_cpu_to_dev(sg_page(s), s->offset, s->length, dir);
1625 * arm_coherent_iommu_map_page
1626 * @dev: valid struct device pointer
1627 * @page: page that buffer resides in
1628 * @offset: offset into page for start of buffer
1629 * @size: size of buffer to map
1630 * @dir: DMA transfer direction
1632 * Coherent IOMMU aware version of arm_dma_map_page()
1634 static dma_addr_t arm_coherent_iommu_map_page(struct device *dev, struct page *page,
1635 unsigned long offset, size_t size, enum dma_data_direction dir,
1636 struct dma_attrs *attrs)
1638 struct dma_iommu_mapping *mapping = dev->archdata.mapping;
1639 dma_addr_t dma_addr;
1640 int ret, len = PAGE_ALIGN(size + offset);
1642 dma_addr = __alloc_iova(mapping, len);
1643 if (dma_addr == DMA_ERROR_CODE)
1646 ret = iommu_map(mapping->domain, dma_addr, page_to_phys(page), len, 0);
1650 return dma_addr + offset;
1652 __free_iova(mapping, dma_addr, len);
1653 return DMA_ERROR_CODE;
1657 * arm_iommu_map_page
1658 * @dev: valid struct device pointer
1659 * @page: page that buffer resides in
1660 * @offset: offset into page for start of buffer
1661 * @size: size of buffer to map
1662 * @dir: DMA transfer direction
1664 * IOMMU aware version of arm_dma_map_page()
1666 static dma_addr_t arm_iommu_map_page(struct device *dev, struct page *page,
1667 unsigned long offset, size_t size, enum dma_data_direction dir,
1668 struct dma_attrs *attrs)
1670 if (!dma_get_attr(DMA_ATTR_SKIP_CPU_SYNC, attrs))
1671 __dma_page_cpu_to_dev(page, offset, size, dir);
1673 return arm_coherent_iommu_map_page(dev, page, offset, size, dir, attrs);
1677 * arm_coherent_iommu_unmap_page
1678 * @dev: valid struct device pointer
1679 * @handle: DMA address of buffer
1680 * @size: size of buffer (same as passed to dma_map_page)
1681 * @dir: DMA transfer direction (same as passed to dma_map_page)
1683 * Coherent IOMMU aware version of arm_dma_unmap_page()
1685 static void arm_coherent_iommu_unmap_page(struct device *dev, dma_addr_t handle,
1686 size_t size, enum dma_data_direction dir,
1687 struct dma_attrs *attrs)
1689 struct dma_iommu_mapping *mapping = dev->archdata.mapping;
1690 dma_addr_t iova = handle & PAGE_MASK;
1691 int offset = handle & ~PAGE_MASK;
1692 int len = PAGE_ALIGN(size + offset);
1697 iommu_unmap(mapping->domain, iova, len);
1698 __free_iova(mapping, iova, len);
1702 * arm_iommu_unmap_page
1703 * @dev: valid struct device pointer
1704 * @handle: DMA address of buffer
1705 * @size: size of buffer (same as passed to dma_map_page)
1706 * @dir: DMA transfer direction (same as passed to dma_map_page)
1708 * IOMMU aware version of arm_dma_unmap_page()
1710 static void arm_iommu_unmap_page(struct device *dev, dma_addr_t handle,
1711 size_t size, enum dma_data_direction dir,
1712 struct dma_attrs *attrs)
1714 struct dma_iommu_mapping *mapping = dev->archdata.mapping;
1715 dma_addr_t iova = handle & PAGE_MASK;
1716 struct page *page = phys_to_page(iommu_iova_to_phys(mapping->domain, iova));
1717 int offset = handle & ~PAGE_MASK;
1718 int len = PAGE_ALIGN(size + offset);
1723 if (!dma_get_attr(DMA_ATTR_SKIP_CPU_SYNC, attrs))
1724 __dma_page_dev_to_cpu(page, offset, size, dir);
1726 iommu_unmap(mapping->domain, iova, len);
1727 __free_iova(mapping, iova, len);
1730 static void arm_iommu_sync_single_for_cpu(struct device *dev,
1731 dma_addr_t handle, size_t size, enum dma_data_direction dir)
1733 struct dma_iommu_mapping *mapping = dev->archdata.mapping;
1734 dma_addr_t iova = handle & PAGE_MASK;
1735 struct page *page = phys_to_page(iommu_iova_to_phys(mapping->domain, iova));
1736 unsigned int offset = handle & ~PAGE_MASK;
1741 __dma_page_dev_to_cpu(page, offset, size, dir);
1744 static void arm_iommu_sync_single_for_device(struct device *dev,
1745 dma_addr_t handle, size_t size, enum dma_data_direction dir)
1747 struct dma_iommu_mapping *mapping = dev->archdata.mapping;
1748 dma_addr_t iova = handle & PAGE_MASK;
1749 struct page *page = phys_to_page(iommu_iova_to_phys(mapping->domain, iova));
1750 unsigned int offset = handle & ~PAGE_MASK;
1755 __dma_page_cpu_to_dev(page, offset, size, dir);
1758 struct dma_map_ops iommu_ops = {
1759 .alloc = arm_iommu_alloc_attrs,
1760 .free = arm_iommu_free_attrs,
1761 .mmap = arm_iommu_mmap_attrs,
1762 .get_sgtable = arm_iommu_get_sgtable,
1764 .map_page = arm_iommu_map_page,
1765 .unmap_page = arm_iommu_unmap_page,
1766 .sync_single_for_cpu = arm_iommu_sync_single_for_cpu,
1767 .sync_single_for_device = arm_iommu_sync_single_for_device,
1769 .map_sg = arm_iommu_map_sg,
1770 .unmap_sg = arm_iommu_unmap_sg,
1771 .sync_sg_for_cpu = arm_iommu_sync_sg_for_cpu,
1772 .sync_sg_for_device = arm_iommu_sync_sg_for_device,
1774 .set_dma_mask = arm_dma_set_mask,
1777 struct dma_map_ops iommu_coherent_ops = {
1778 .alloc = arm_iommu_alloc_attrs,
1779 .free = arm_iommu_free_attrs,
1780 .mmap = arm_iommu_mmap_attrs,
1781 .get_sgtable = arm_iommu_get_sgtable,
1783 .map_page = arm_coherent_iommu_map_page,
1784 .unmap_page = arm_coherent_iommu_unmap_page,
1786 .map_sg = arm_coherent_iommu_map_sg,
1787 .unmap_sg = arm_coherent_iommu_unmap_sg,
1789 .set_dma_mask = arm_dma_set_mask,
1793 * arm_iommu_create_mapping
1794 * @bus: pointer to the bus holding the client device (for IOMMU calls)
1795 * @base: start address of the valid IO address space
1796 * @size: size of the valid IO address space
1797 * @order: accuracy of the IO addresses allocations
1799 * Creates a mapping structure which holds information about used/unused
1800 * IO address ranges, which is required to perform memory allocation and
1801 * mapping with IOMMU aware functions.
1803 * The client device need to be attached to the mapping with
1804 * arm_iommu_attach_device function.
1806 struct dma_iommu_mapping *
1807 arm_iommu_create_mapping(struct bus_type *bus, dma_addr_t base, size_t size,
1810 unsigned int count = size >> (PAGE_SHIFT + order);
1811 unsigned int bitmap_size = BITS_TO_LONGS(count) * sizeof(long);
1812 struct dma_iommu_mapping *mapping;
1816 return ERR_PTR(-EINVAL);
1818 mapping = kzalloc(sizeof(struct dma_iommu_mapping), GFP_KERNEL);
1822 mapping->bitmap = kzalloc(bitmap_size, GFP_KERNEL);
1823 if (!mapping->bitmap)
1826 mapping->base = base;
1827 mapping->bits = BITS_PER_BYTE * bitmap_size;
1828 mapping->order = order;
1829 spin_lock_init(&mapping->lock);
1831 mapping->domain = iommu_domain_alloc(bus);
1832 if (!mapping->domain)
1835 kref_init(&mapping->kref);
1838 kfree(mapping->bitmap);
1842 return ERR_PTR(err);
1844 EXPORT_SYMBOL_GPL(arm_iommu_create_mapping);
1846 static void release_iommu_mapping(struct kref *kref)
1848 struct dma_iommu_mapping *mapping =
1849 container_of(kref, struct dma_iommu_mapping, kref);
1851 iommu_domain_free(mapping->domain);
1852 kfree(mapping->bitmap);
1856 void arm_iommu_release_mapping(struct dma_iommu_mapping *mapping)
1859 kref_put(&mapping->kref, release_iommu_mapping);
1861 EXPORT_SYMBOL_GPL(arm_iommu_release_mapping);
1864 * arm_iommu_attach_device
1865 * @dev: valid struct device pointer
1866 * @mapping: io address space mapping structure (returned from
1867 * arm_iommu_create_mapping)
1869 * Attaches specified io address space mapping to the provided device,
1870 * this replaces the dma operations (dma_map_ops pointer) with the
1871 * IOMMU aware version. More than one client might be attached to
1872 * the same io address space mapping.
1874 int arm_iommu_attach_device(struct device *dev,
1875 struct dma_iommu_mapping *mapping)
1879 err = iommu_attach_device(mapping->domain, dev);
1883 kref_get(&mapping->kref);
1884 dev->archdata.mapping = mapping;
1885 set_dma_ops(dev, &iommu_ops);
1887 pr_debug("Attached IOMMU controller to %s device.\n", dev_name(dev));
1890 EXPORT_SYMBOL_GPL(arm_iommu_attach_device);
1893 * arm_iommu_detach_device
1894 * @dev: valid struct device pointer
1896 * Detaches the provided device from a previously attached map.
1897 * This voids the dma operations (dma_map_ops pointer)
1899 void arm_iommu_detach_device(struct device *dev)
1901 struct dma_iommu_mapping *mapping;
1903 mapping = to_dma_iommu_mapping(dev);
1905 dev_warn(dev, "Not attached\n");
1909 iommu_detach_device(mapping->domain, dev);
1910 kref_put(&mapping->kref, release_iommu_mapping);
1912 set_dma_ops(dev, NULL);
1914 pr_debug("Detached IOMMU controller from %s device.\n", dev_name(dev));
1916 EXPORT_SYMBOL_GPL(arm_iommu_detach_device);