1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (c) 2010-2014, NVIDIA CORPORATION. All rights reserved.
9 #include <asm/arch/clock.h>
10 #include <asm/arch/flow.h>
11 #include <asm/arch/tegra.h>
12 #include <asm/arch-tegra/clk_rst.h>
13 #include <asm/arch-tegra/pmc.h>
14 #include <asm/arch-tegra/tegra_i2c.h>
15 #include <linux/delay.h>
18 /* Tegra30-specific CPU init code */
19 void tegra_i2c_ll_write_addr(uint addr, uint config)
21 struct i2c_ctlr *reg = (struct i2c_ctlr *)TEGRA_DVC_BASE;
23 writel(addr, ®->cmd_addr0);
24 writel(config, ®->cnfg);
27 void tegra_i2c_ll_write_data(uint data, uint config)
29 struct i2c_ctlr *reg = (struct i2c_ctlr *)TEGRA_DVC_BASE;
31 writel(data, ®->cmd_data1);
32 writel(config, ®->cnfg);
35 #define TPS62366A_I2C_ADDR 0xC0
36 #define TPS62366A_SET1_REG 0x01
37 #define TPS62366A_SET1_DATA (0x4600 | TPS62366A_SET1_REG)
39 #define TPS62361B_I2C_ADDR 0xC0
40 #define TPS62361B_SET3_REG 0x03
41 #define TPS62361B_SET3_DATA (0x4600 | TPS62361B_SET3_REG)
43 #define TPS65911_I2C_ADDR 0x5A
44 #define TPS65911_VDDCTRL_OP_REG 0x28
45 #define TPS65911_VDDCTRL_SR_REG 0x27
46 #define TPS65911_VDDCTRL_OP_DATA (0x2400 | TPS65911_VDDCTRL_OP_REG)
47 #define TPS65911_VDDCTRL_SR_DATA (0x0100 | TPS65911_VDDCTRL_SR_REG)
48 #define I2C_SEND_2_BYTES 0x0A02
50 static void enable_cpu_power_rail(void)
52 struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
55 debug("enable_cpu_power_rail entry\n");
56 reg = readl(&pmc->pmc_cntrl);
58 writel(reg, &pmc->pmc_cntrl);
60 /* Set VDD_CORE to 1.200V. */
61 #ifdef CONFIG_TEGRA_VDD_CORE_TPS62366A_SET1
62 tegra_i2c_ll_write_addr(TPS62366A_I2C_ADDR, 2);
63 tegra_i2c_ll_write_data(TPS62366A_SET1_DATA, I2C_SEND_2_BYTES);
65 #ifdef CONFIG_TEGRA_VDD_CORE_TPS62361B_SET3
66 tegra_i2c_ll_write_addr(TPS62361B_I2C_ADDR, 2);
67 tegra_i2c_ll_write_data(TPS62361B_SET3_DATA, I2C_SEND_2_BYTES);
72 * Bring up CPU VDD via the TPS65911x PMIC on the DVC I2C bus.
73 * First set VDD to 1.0125V, then enable the VDD regulator.
75 tegra_i2c_ll_write_addr(TPS65911_I2C_ADDR, 2);
76 tegra_i2c_ll_write_data(TPS65911_VDDCTRL_OP_DATA, I2C_SEND_2_BYTES);
78 tegra_i2c_ll_write_data(TPS65911_VDDCTRL_SR_DATA, I2C_SEND_2_BYTES);
83 * The T30 requires some special clock initialization, including setting up
84 * the dvc i2c, turning on mselect and selecting the G CPU cluster
86 void t30_init_clocks(void)
88 struct clk_rst_ctlr *clkrst =
89 (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
90 struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE;
93 debug("t30_init_clocks entry\n");
94 /* Set active CPU cluster to G */
95 clrbits_le32(flow->cluster_control, 1 << 0);
97 writel(SUPER_SCLK_ENB_MASK, &clkrst->crc_super_sclk_div);
99 val = (0 << CLK_SYS_RATE_HCLK_DISABLE_SHIFT) |
100 (1 << CLK_SYS_RATE_AHB_RATE_SHIFT) |
101 (0 << CLK_SYS_RATE_PCLK_DISABLE_SHIFT) |
102 (0 << CLK_SYS_RATE_APB_RATE_SHIFT);
103 writel(val, &clkrst->crc_clk_sys_rate);
105 /* Put i2c, mselect in reset and enable clocks */
106 reset_set_enable(PERIPH_ID_DVC_I2C, 1);
107 clock_set_enable(PERIPH_ID_DVC_I2C, 1);
108 reset_set_enable(PERIPH_ID_MSELECT, 1);
109 clock_set_enable(PERIPH_ID_MSELECT, 1);
111 /* Switch MSELECT clock to PLLP (00) and use a divisor of 2 */
112 clock_ll_set_source_divisor(PERIPH_ID_MSELECT, 0, 2);
115 * Our high-level clock routines are not available prior to
116 * relocation. We use the low-level functions which require a
117 * hard-coded divisor. Use CLK_M with divide by (n + 1 = 17)
119 clock_ll_set_source_divisor(PERIPH_ID_DVC_I2C, 3, 16);
122 * Give clocks time to stabilize, then take i2c and mselect out of
126 reset_set_enable(PERIPH_ID_DVC_I2C, 0);
127 reset_set_enable(PERIPH_ID_MSELECT, 0);
130 static void set_cpu_running(int run)
132 struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE;
134 debug("set_cpu_running entry, run = %d\n", run);
135 writel(run ? FLOW_MODE_NONE : FLOW_MODE_STOP, &flow->halt_cpu_events);
138 void start_cpu(u32 reset_vector)
140 debug("start_cpu entry, reset_vector = %x\n", reset_vector);
144 enable_cpu_power_rail();
148 /* Hold the CPUs in reset */
151 /* Disable the CPU clock */
154 /* Enable CoreSight */
155 clock_enable_coresight(1);
158 * Set the entry point for CPU execution from reset,
159 * if it's a non-zero value.
162 writel(reset_vector, EXCEP_VECTOR_CPU_RESET_VECTOR);
164 /* Enable the CPU clock */
167 /* If the CPU doesn't already have power, power it up */
170 /* Take the CPU out of reset */