2 * Copyright (C) 2008 Google, Inc.
3 * Copyright (c) 2008-2011, Code Aurora Forum. All rights reserved.
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
16 #include <linux/kernel.h>
17 #include <linux/platform_device.h>
18 #include <linux/clkdev.h>
19 #include <linux/dma-mapping.h>
21 #include <mach/irqs.h>
22 #include <mach/msm_iomap.h>
24 #include <mach/board.h>
28 #include <asm/mach/flash.h>
30 #include <linux/platform_data/mmc-msm_sdcc.h>
31 #include "clock-pcom.h"
33 static struct resource resources_uart3[] = {
37 .flags = IORESOURCE_IRQ,
40 .start = MSM_UART3_PHYS,
41 .end = MSM_UART3_PHYS + MSM_UART3_SIZE - 1,
42 .flags = IORESOURCE_MEM,
43 .name = "uart_resource"
47 struct platform_device msm_device_uart3 = {
50 .num_resources = ARRAY_SIZE(resources_uart3),
51 .resource = resources_uart3,
54 struct platform_device msm_device_smd = {
59 static struct resource resources_otg[] = {
61 .start = MSM_HSUSB_PHYS,
62 .end = MSM_HSUSB_PHYS + MSM_HSUSB_SIZE,
63 .flags = IORESOURCE_MEM,
68 .flags = IORESOURCE_IRQ,
72 struct platform_device msm_device_otg = {
75 .num_resources = ARRAY_SIZE(resources_otg),
76 .resource = resources_otg,
78 .coherent_dma_mask = 0xffffffff,
82 static struct resource resources_hsusb[] = {
84 .start = MSM_HSUSB_PHYS,
85 .end = MSM_HSUSB_PHYS + MSM_HSUSB_SIZE,
86 .flags = IORESOURCE_MEM,
91 .flags = IORESOURCE_IRQ,
95 struct platform_device msm_device_hsusb = {
98 .num_resources = ARRAY_SIZE(resources_hsusb),
99 .resource = resources_hsusb,
101 .coherent_dma_mask = 0xffffffff,
105 static u64 dma_mask = 0xffffffffULL;
106 static struct resource resources_hsusb_host[] = {
108 .start = MSM_HSUSB_PHYS,
109 .end = MSM_HSUSB_PHYS + MSM_HSUSB_SIZE,
110 .flags = IORESOURCE_MEM,
115 .flags = IORESOURCE_IRQ,
119 struct platform_device msm_device_hsusb_host = {
120 .name = "msm_hsusb_host",
122 .num_resources = ARRAY_SIZE(resources_hsusb_host),
123 .resource = resources_hsusb_host,
125 .dma_mask = &dma_mask,
126 .coherent_dma_mask = 0xffffffffULL,
130 static struct resource resources_sdc1[] = {
132 .start = MSM_SDC1_PHYS,
133 .end = MSM_SDC1_PHYS + MSM_SDC1_SIZE - 1,
134 .flags = IORESOURCE_MEM,
139 .flags = IORESOURCE_IRQ,
143 .flags = IORESOURCE_IRQ | IORESOURCE_DISABLED,
149 .flags = IORESOURCE_DMA,
153 static struct resource resources_sdc2[] = {
155 .start = MSM_SDC2_PHYS,
156 .end = MSM_SDC2_PHYS + MSM_SDC2_SIZE - 1,
157 .flags = IORESOURCE_MEM,
162 .flags = IORESOURCE_IRQ,
166 .flags = IORESOURCE_IRQ | IORESOURCE_DISABLED,
172 .flags = IORESOURCE_DMA,
176 static struct resource resources_sdc3[] = {
178 .start = MSM_SDC3_PHYS,
179 .end = MSM_SDC3_PHYS + MSM_SDC3_SIZE - 1,
180 .flags = IORESOURCE_MEM,
185 .flags = IORESOURCE_IRQ,
189 .flags = IORESOURCE_IRQ | IORESOURCE_DISABLED,
195 .flags = IORESOURCE_DMA,
199 static struct resource resources_sdc4[] = {
201 .start = MSM_SDC4_PHYS,
202 .end = MSM_SDC4_PHYS + MSM_SDC4_SIZE - 1,
203 .flags = IORESOURCE_MEM,
208 .flags = IORESOURCE_IRQ,
212 .flags = IORESOURCE_IRQ | IORESOURCE_DISABLED,
218 .flags = IORESOURCE_DMA,
222 struct platform_device msm_device_sdc1 = {
225 .num_resources = ARRAY_SIZE(resources_sdc1),
226 .resource = resources_sdc1,
228 .coherent_dma_mask = 0xffffffff,
232 struct platform_device msm_device_sdc2 = {
235 .num_resources = ARRAY_SIZE(resources_sdc2),
236 .resource = resources_sdc2,
238 .coherent_dma_mask = 0xffffffff,
242 struct platform_device msm_device_sdc3 = {
245 .num_resources = ARRAY_SIZE(resources_sdc3),
246 .resource = resources_sdc3,
248 .coherent_dma_mask = 0xffffffff,
252 struct platform_device msm_device_sdc4 = {
255 .num_resources = ARRAY_SIZE(resources_sdc4),
256 .resource = resources_sdc4,
258 .coherent_dma_mask = 0xffffffff,
262 static struct platform_device *msm_sdcc_devices[] __initdata = {
269 int __init msm_add_sdcc(unsigned int controller,
270 struct msm_mmc_platform_data *plat,
271 unsigned int stat_irq, unsigned long stat_irq_flags)
273 struct platform_device *pdev;
274 struct resource *res;
276 if (controller < 1 || controller > 4)
279 pdev = msm_sdcc_devices[controller-1];
280 pdev->dev.platform_data = plat;
282 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "status_irq");
286 res->start = res->end = stat_irq;
287 res->flags &= ~IORESOURCE_DISABLED;
288 res->flags |= stat_irq_flags;
291 return platform_device_register(pdev);
294 struct clk_lookup msm_clocks_8x50[] = {
295 CLK_PCOM("adm_clk", ADM_CLK, NULL, 0),
296 CLK_PCOM("ce_clk", CE_CLK, NULL, 0),
297 CLK_PCOM("ebi1_clk", EBI1_CLK, NULL, CLK_MIN),
298 CLK_PCOM("ebi2_clk", EBI2_CLK, NULL, 0),
299 CLK_PCOM("ecodec_clk", ECODEC_CLK, NULL, 0),
300 CLK_PCOM("emdh_clk", EMDH_CLK, NULL, OFF | CLK_MINMAX),
301 CLK_PCOM("gp_clk", GP_CLK, NULL, 0),
302 CLK_PCOM("grp_clk", GRP_3D_CLK, NULL, 0),
303 CLK_PCOM("i2c_clk", I2C_CLK, NULL, 0),
304 CLK_PCOM("icodec_rx_clk", ICODEC_RX_CLK, NULL, 0),
305 CLK_PCOM("icodec_tx_clk", ICODEC_TX_CLK, NULL, 0),
306 CLK_PCOM("imem_clk", IMEM_CLK, NULL, OFF),
307 CLK_PCOM("mdc_clk", MDC_CLK, NULL, 0),
308 CLK_PCOM("mddi_clk", PMDH_CLK, NULL, OFF | CLK_MINMAX),
309 CLK_PCOM("mdp_clk", MDP_CLK, NULL, OFF),
310 CLK_PCOM("mdp_lcdc_pclk_clk", MDP_LCDC_PCLK_CLK, NULL, 0),
311 CLK_PCOM("mdp_lcdc_pad_pclk_clk", MDP_LCDC_PAD_PCLK_CLK, NULL, 0),
312 CLK_PCOM("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, 0),
313 CLK_PCOM("pbus_clk", PBUS_CLK, NULL, CLK_MIN),
314 CLK_PCOM("pcm_clk", PCM_CLK, NULL, 0),
315 CLK_PCOM("sdac_clk", SDAC_CLK, NULL, OFF),
316 CLK_PCOM("sdc_clk", SDC1_CLK, "msm_sdcc.1", OFF),
317 CLK_PCOM("sdc_pclk", SDC1_P_CLK, "msm_sdcc.1", OFF),
318 CLK_PCOM("sdc_clk", SDC2_CLK, "msm_sdcc.2", OFF),
319 CLK_PCOM("sdc_pclk", SDC2_P_CLK, "msm_sdcc.2", OFF),
320 CLK_PCOM("sdc_clk", SDC3_CLK, "msm_sdcc.3", OFF),
321 CLK_PCOM("sdc_pclk", SDC3_P_CLK, "msm_sdcc.3", OFF),
322 CLK_PCOM("sdc_clk", SDC4_CLK, "msm_sdcc.4", OFF),
323 CLK_PCOM("sdc_pclk", SDC4_P_CLK, "msm_sdcc.4", OFF),
324 CLK_PCOM("spi_clk", SPI_CLK, NULL, 0),
325 CLK_PCOM("tsif_clk", TSIF_CLK, NULL, 0),
326 CLK_PCOM("tsif_ref_clk", TSIF_REF_CLK, NULL, 0),
327 CLK_PCOM("tv_dac_clk", TV_DAC_CLK, NULL, 0),
328 CLK_PCOM("tv_enc_clk", TV_ENC_CLK, NULL, 0),
329 CLK_PCOM("uart_clk", UART1_CLK, NULL, OFF),
330 CLK_PCOM("uart_clk", UART2_CLK, NULL, 0),
331 CLK_PCOM("uart_clk", UART3_CLK, "msm_serial.2", OFF),
332 CLK_PCOM("uartdm_clk", UART1DM_CLK, NULL, OFF),
333 CLK_PCOM("uartdm_clk", UART2DM_CLK, NULL, 0),
334 CLK_PCOM("usb_hs_clk", USB_HS_CLK, NULL, OFF),
335 CLK_PCOM("usb_hs_pclk", USB_HS_P_CLK, NULL, OFF),
336 CLK_PCOM("usb_otg_clk", USB_OTG_CLK, NULL, 0),
337 CLK_PCOM("vdc_clk", VDC_CLK, NULL, OFF | CLK_MIN),
338 CLK_PCOM("vfe_clk", VFE_CLK, NULL, OFF),
339 CLK_PCOM("vfe_mdc_clk", VFE_MDC_CLK, NULL, OFF),
340 CLK_PCOM("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
341 CLK_PCOM("usb_hs2_clk", USB_HS2_CLK, NULL, OFF),
342 CLK_PCOM("usb_hs2_pclk", USB_HS2_P_CLK, NULL, OFF),
343 CLK_PCOM("usb_hs3_clk", USB_HS3_CLK, NULL, OFF),
344 CLK_PCOM("usb_hs3_pclk", USB_HS3_P_CLK, NULL, OFF),
345 CLK_PCOM("usb_phy_clk", USB_PHY_CLK, NULL, 0),
348 unsigned msm_num_clocks_8x50 = ARRAY_SIZE(msm_clocks_8x50);