1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * arch/arm/mach-lpc32xx/serial.c
5 * Author: Kevin Wells <kevin.wells@nxp.com>
7 * Copyright (C) 2010 NXP Semiconductors
10 #include <linux/kernel.h>
11 #include <linux/types.h>
12 #include <linux/serial.h>
13 #include <linux/serial_core.h>
14 #include <linux/serial_reg.h>
15 #include <linux/serial_8250.h>
16 #include <linux/clk.h>
18 #include <linux/soc/nxp/lpc32xx-misc.h>
23 #define LPC32XX_SUART_FIFO_SIZE 64
28 void __iomem *pdiv_clk_reg;
29 resource_size_t mapbase;
32 static struct uartinit uartinit_data[] __initdata = {
34 .uart_ck_name = "uart5_ck",
36 LPC32XX_UART_CLKMODE_LOAD(LPC32XX_UART_CLKMODE_ON, 5),
37 .pdiv_clk_reg = LPC32XX_CLKPWR_UART5_CLK_CTRL,
38 .mapbase = LPC32XX_UART5_BASE,
41 .uart_ck_name = "uart3_ck",
43 LPC32XX_UART_CLKMODE_LOAD(LPC32XX_UART_CLKMODE_ON, 3),
44 .pdiv_clk_reg = LPC32XX_CLKPWR_UART3_CLK_CTRL,
45 .mapbase = LPC32XX_UART3_BASE,
48 .uart_ck_name = "uart4_ck",
50 LPC32XX_UART_CLKMODE_LOAD(LPC32XX_UART_CLKMODE_ON, 4),
51 .pdiv_clk_reg = LPC32XX_CLKPWR_UART4_CLK_CTRL,
52 .mapbase = LPC32XX_UART4_BASE,
55 .uart_ck_name = "uart6_ck",
57 LPC32XX_UART_CLKMODE_LOAD(LPC32XX_UART_CLKMODE_ON, 6),
58 .pdiv_clk_reg = LPC32XX_CLKPWR_UART6_CLK_CTRL,
59 .mapbase = LPC32XX_UART6_BASE,
63 /* LPC3250 Errata HSUART.1: Hang workaround via loopback mode on inactivity */
64 void lpc32xx_loopback_set(resource_size_t mapbase, int state)
70 case LPC32XX_HS_UART1_BASE:
73 case LPC32XX_HS_UART2_BASE:
76 case LPC32XX_HS_UART7_BASE:
80 WARN(1, "lpc32xx_hs: Warning: Unknown port at %08x\n", mapbase);
84 tmp = readl(LPC32XX_UARTCTL_CLOOP);
89 writel(tmp, LPC32XX_UARTCTL_CLOOP);
91 EXPORT_SYMBOL_GPL(lpc32xx_loopback_set);
93 void __init lpc32xx_serial_init(void)
95 u32 tmp, clkmodes = 0;
100 for (i = 0; i < ARRAY_SIZE(uartinit_data); i++) {
101 clk = clk_get(NULL, uartinit_data[i].uart_ck_name);
106 /* Setup UART clock modes for all UARTs, disable autoclock */
107 clkmodes |= uartinit_data[i].ck_mode_mask;
109 /* pre-UART clock divider set to 1 */
110 __raw_writel(0x0101, uartinit_data[i].pdiv_clk_reg);
113 * Force a flush of the RX FIFOs to work around a
116 puart = uartinit_data[i].mapbase;
117 __raw_writel(0xC1, LPC32XX_UART_IIR_FCR(puart));
118 __raw_writel(0x00, LPC32XX_UART_DLL_FIFO(puart));
119 j = LPC32XX_SUART_FIFO_SIZE;
122 LPC32XX_UART_DLL_FIFO(puart));
123 __raw_writel(0, LPC32XX_UART_IIR_FCR(puart));
126 /* This needs to be done after all UART clocks are setup */
127 __raw_writel(clkmodes, LPC32XX_UARTCTL_CLKMODE);
128 for (i = 0; i < ARRAY_SIZE(uartinit_data); i++) {
129 /* Force a flush of the RX FIFOs to work around a HW bug */
130 puart = uartinit_data[i].mapbase;
131 __raw_writel(0xC1, LPC32XX_UART_IIR_FCR(puart));
132 __raw_writel(0x00, LPC32XX_UART_DLL_FIFO(puart));
133 j = LPC32XX_SUART_FIFO_SIZE;
135 tmp = __raw_readl(LPC32XX_UART_DLL_FIFO(puart));
136 __raw_writel(0, LPC32XX_UART_IIR_FCR(puart));
139 /* Disable IrDA pulsing support on UART6 */
140 tmp = __raw_readl(LPC32XX_UARTCTL_CTRL);
141 tmp |= LPC32XX_UART_UART6_IRDAMOD_BYPASS;
142 __raw_writel(tmp, LPC32XX_UARTCTL_CTRL);
144 /* Disable UART5->USB transparent mode or USB won't work */
145 tmp = __raw_readl(LPC32XX_UARTCTL_CTRL);
146 tmp &= ~LPC32XX_UART_U5_ROUTE_TO_USB;
147 __raw_writel(tmp, LPC32XX_UARTCTL_CTRL);