1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2016 Freescale Semiconductor, Inc.
9 #include <asm/mach-imx/sys_proto.h>
13 #include <linux/arm-smccc.h>
14 #include <linux/compiler.h>
18 const __weak struct rproc_att hostmap[] = { };
20 static const struct rproc_att *get_host_mapping(unsigned long auxcore)
22 const struct rproc_att *mmap = hostmap;
24 while (mmap && mmap->size) {
25 if (mmap->da <= auxcore &&
26 mmap->da + mmap->size > auxcore)
35 * A very simple elf loader for the auxilary core, assumes the image
36 * is valid, returns the entry point address.
37 * Translates load addresses in the elf file to the U-Boot address space.
39 static unsigned long load_elf_image_m_core_phdr(unsigned long addr)
41 Elf32_Ehdr *ehdr; /* ELF header structure pointer */
42 Elf32_Phdr *phdr; /* Program header structure pointer */
45 ehdr = (Elf32_Ehdr *)addr;
46 phdr = (Elf32_Phdr *)(addr + ehdr->e_phoff);
48 /* Load each program header */
49 for (i = 0; i < ehdr->e_phnum; ++i, ++phdr) {
50 const struct rproc_att *mmap = get_host_mapping(phdr->p_paddr);
53 if (phdr->p_type != PT_LOAD)
57 printf("Invalid aux core address: %08x",
62 dst = (void *)(phdr->p_paddr - mmap->da) + mmap->sa;
63 src = (void *)addr + phdr->p_offset;
65 debug("Loading phdr %i to 0x%p (%i bytes)\n",
66 i, dst, phdr->p_filesz);
69 memcpy(dst, src, phdr->p_filesz);
70 if (phdr->p_filesz != phdr->p_memsz)
71 memset(dst + phdr->p_filesz, 0x00,
72 phdr->p_memsz - phdr->p_filesz);
73 flush_cache((unsigned long)dst &
74 ~(CONFIG_SYS_CACHELINE_SIZE - 1),
75 ALIGN(phdr->p_filesz, CONFIG_SYS_CACHELINE_SIZE));
82 int arch_auxiliary_core_up(u32 core_id, ulong addr)
91 pc = *(u32 *)(addr + 4);
94 * handling ELF64 binaries
95 * isn't supported yet.
97 if (valid_elf_image(addr)) {
99 pc = load_elf_image_m_core_phdr(addr);
101 return CMD_RET_FAILURE;
105 * Assume binary file with vector table at the beginning.
106 * Cortex-M4 vector tables start with the stack pointer (SP)
107 * and reset vector (initial PC).
109 stack = *(u32 *)addr;
110 pc = *(u32 *)(addr + 4);
113 printf("## Starting auxiliary core stack = 0x%08lX, pc = 0x%08lX...\n",
116 /* Set the stack and pc to M4 bootROM */
117 writel(stack, M4_BOOTROM_BASE_ADDR);
118 writel(pc, M4_BOOTROM_BASE_ADDR + 4);
124 arm_smccc_smc(IMX_SIP_SRC, IMX_SIP_SRC_M4_START, 0, 0,
127 clrsetbits_le32(SRC_BASE_ADDR + SRC_M4_REG_OFFSET,
128 SRC_M4C_NON_SCLR_RST_MASK, SRC_M4_ENABLE_MASK);
134 int arch_auxiliary_core_check_up(u32 core_id)
137 struct arm_smccc_res res;
139 arm_smccc_smc(IMX_SIP_SRC, IMX_SIP_SRC_M4_STARTED, 0, 0,
146 val = readl(SRC_BASE_ADDR + SRC_M4_REG_OFFSET);
148 if (val & SRC_M4C_NON_SCLR_RST_MASK)
149 return 0; /* assert in reset */
156 * To i.MX6SX and i.MX7D, the image supported by bootaux needs
157 * the reset vector at the head for the image, with SP and PC
158 * as the first two words.
160 * Per the cortex-M reference manual, the reset vector of M4 needs
161 * to exist at 0x0 (TCMUL). The PC and SP are the first two addresses
162 * of that vector. So to boot M4, the A core must build the M4's reset
163 * vector with getting the PC and SP from image and filling them to
164 * TCMUL. When M4 is kicked, it will load the PC and SP by itself.
165 * The TCMUL is mapped to (M4_BOOTROM_BASE_ADDR) at A core side for
166 * accessing the M4 TCMUL.
168 static int do_bootaux(struct cmd_tbl *cmdtp, int flag, int argc,
175 return CMD_RET_USAGE;
177 up = arch_auxiliary_core_check_up(0);
179 printf("## Auxiliary core is already up\n");
180 return CMD_RET_SUCCESS;
183 addr = hextoul(argv[1], NULL);
186 return CMD_RET_FAILURE;
188 ret = arch_auxiliary_core_up(0, addr);
190 return CMD_RET_FAILURE;
192 return CMD_RET_SUCCESS;
196 bootaux, CONFIG_SYS_MAXARGS, 1, do_bootaux,
197 "Start auxiliary core",