Merge tag 'soc-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
[platform/kernel/linux-stable.git] / arch / arm / include / asm / cputype.h
1 #ifndef __ASM_ARM_CPUTYPE_H
2 #define __ASM_ARM_CPUTYPE_H
3
4 #include <linux/stringify.h>
5 #include <linux/kernel.h>
6
7 #define CPUID_ID        0
8 #define CPUID_CACHETYPE 1
9 #define CPUID_TCM       2
10 #define CPUID_TLBTYPE   3
11 #define CPUID_MPIDR     5
12
13 #ifdef CONFIG_CPU_V7M
14 #define CPUID_EXT_PFR0  0x40
15 #define CPUID_EXT_PFR1  0x44
16 #define CPUID_EXT_DFR0  0x48
17 #define CPUID_EXT_AFR0  0x4c
18 #define CPUID_EXT_MMFR0 0x50
19 #define CPUID_EXT_MMFR1 0x54
20 #define CPUID_EXT_MMFR2 0x58
21 #define CPUID_EXT_MMFR3 0x5c
22 #define CPUID_EXT_ISAR0 0x60
23 #define CPUID_EXT_ISAR1 0x64
24 #define CPUID_EXT_ISAR2 0x68
25 #define CPUID_EXT_ISAR3 0x6c
26 #define CPUID_EXT_ISAR4 0x70
27 #define CPUID_EXT_ISAR5 0x74
28 #else
29 #define CPUID_EXT_PFR0  "c1, 0"
30 #define CPUID_EXT_PFR1  "c1, 1"
31 #define CPUID_EXT_DFR0  "c1, 2"
32 #define CPUID_EXT_AFR0  "c1, 3"
33 #define CPUID_EXT_MMFR0 "c1, 4"
34 #define CPUID_EXT_MMFR1 "c1, 5"
35 #define CPUID_EXT_MMFR2 "c1, 6"
36 #define CPUID_EXT_MMFR3 "c1, 7"
37 #define CPUID_EXT_ISAR0 "c2, 0"
38 #define CPUID_EXT_ISAR1 "c2, 1"
39 #define CPUID_EXT_ISAR2 "c2, 2"
40 #define CPUID_EXT_ISAR3 "c2, 3"
41 #define CPUID_EXT_ISAR4 "c2, 4"
42 #define CPUID_EXT_ISAR5 "c2, 5"
43 #endif
44
45 #define MPIDR_SMP_BITMASK (0x3 << 30)
46 #define MPIDR_SMP_VALUE (0x2 << 30)
47
48 #define MPIDR_MT_BITMASK (0x1 << 24)
49
50 #define MPIDR_HWID_BITMASK 0xFFFFFF
51
52 #define MPIDR_INVALID (~MPIDR_HWID_BITMASK)
53
54 #define MPIDR_LEVEL_BITS 8
55 #define MPIDR_LEVEL_MASK ((1 << MPIDR_LEVEL_BITS) - 1)
56
57 #define MPIDR_AFFINITY_LEVEL(mpidr, level) \
58         ((mpidr >> (MPIDR_LEVEL_BITS * level)) & MPIDR_LEVEL_MASK)
59
60 #define ARM_CPU_IMP_ARM                 0x41
61 #define ARM_CPU_IMP_INTEL               0x69
62
63 #define ARM_CPU_PART_ARM1136            0xB360
64 #define ARM_CPU_PART_ARM1156            0xB560
65 #define ARM_CPU_PART_ARM1176            0xB760
66 #define ARM_CPU_PART_ARM11MPCORE        0xB020
67 #define ARM_CPU_PART_CORTEX_A8          0xC080
68 #define ARM_CPU_PART_CORTEX_A9          0xC090
69 #define ARM_CPU_PART_CORTEX_A5          0xC050
70 #define ARM_CPU_PART_CORTEX_A15         0xC0F0
71 #define ARM_CPU_PART_CORTEX_A7          0xC070
72
73 #define ARM_CPU_XSCALE_ARCH_MASK        0xe000
74 #define ARM_CPU_XSCALE_ARCH_V1          0x2000
75 #define ARM_CPU_XSCALE_ARCH_V2          0x4000
76 #define ARM_CPU_XSCALE_ARCH_V3          0x6000
77
78 extern unsigned int processor_id;
79
80 #ifdef CONFIG_CPU_CP15
81 #define read_cpuid(reg)                                                 \
82         ({                                                              \
83                 unsigned int __val;                                     \
84                 asm("mrc        p15, 0, %0, c0, c0, " __stringify(reg)  \
85                     : "=r" (__val)                                      \
86                     :                                                   \
87                     : "cc");                                            \
88                 __val;                                                  \
89         })
90
91 #define read_cpuid_ext(ext_reg)                                         \
92         ({                                                              \
93                 unsigned int __val;                                     \
94                 asm("mrc        p15, 0, %0, c0, " ext_reg               \
95                     : "=r" (__val)                                      \
96                     :                                                   \
97                     : "cc");                                            \
98                 __val;                                                  \
99         })
100
101 #elif defined(CONFIG_CPU_V7M)
102
103 #include <asm/io.h>
104 #include <asm/v7m.h>
105
106 #define read_cpuid(reg)                                                 \
107         ({                                                              \
108                 WARN_ON_ONCE(1);                                        \
109                 0;                                                      \
110         })
111
112 static inline unsigned int __attribute_const__ read_cpuid_ext(unsigned offset)
113 {
114         return readl(BASEADDR_V7M_SCB + offset);
115 }
116
117 #else /* ifdef CONFIG_CPU_CP15 / elif defined (CONFIG_CPU_V7M) */
118
119 /*
120  * read_cpuid and read_cpuid_ext should only ever be called on machines that
121  * have cp15 so warn on other usages.
122  */
123 #define read_cpuid(reg)                                                 \
124         ({                                                              \
125                 WARN_ON_ONCE(1);                                        \
126                 0;                                                      \
127         })
128
129 #define read_cpuid_ext(reg) read_cpuid(reg)
130
131 #endif /* ifdef CONFIG_CPU_CP15 / else */
132
133 #ifdef CONFIG_CPU_CP15
134 /*
135  * The CPU ID never changes at run time, so we might as well tell the
136  * compiler that it's constant.  Use this function to read the CPU ID
137  * rather than directly reading processor_id or read_cpuid() directly.
138  */
139 static inline unsigned int __attribute_const__ read_cpuid_id(void)
140 {
141         return read_cpuid(CPUID_ID);
142 }
143
144 #elif defined(CONFIG_CPU_V7M)
145
146 static inline unsigned int __attribute_const__ read_cpuid_id(void)
147 {
148         return readl(BASEADDR_V7M_SCB + V7M_SCB_CPUID);
149 }
150
151 #else /* ifdef CONFIG_CPU_CP15 / elif defined(CONFIG_CPU_V7M) */
152
153 static inline unsigned int __attribute_const__ read_cpuid_id(void)
154 {
155         return processor_id;
156 }
157
158 #endif /* ifdef CONFIG_CPU_CP15 / else */
159
160 static inline unsigned int __attribute_const__ read_cpuid_implementor(void)
161 {
162         return (read_cpuid_id() & 0xFF000000) >> 24;
163 }
164
165 static inline unsigned int __attribute_const__ read_cpuid_part_number(void)
166 {
167         return read_cpuid_id() & 0xFFF0;
168 }
169
170 static inline unsigned int __attribute_const__ xscale_cpu_arch_version(void)
171 {
172         return read_cpuid_part_number() & ARM_CPU_XSCALE_ARCH_MASK;
173 }
174
175 static inline unsigned int __attribute_const__ read_cpuid_cachetype(void)
176 {
177         return read_cpuid(CPUID_CACHETYPE);
178 }
179
180 static inline unsigned int __attribute_const__ read_cpuid_tcmstatus(void)
181 {
182         return read_cpuid(CPUID_TCM);
183 }
184
185 static inline unsigned int __attribute_const__ read_cpuid_mpidr(void)
186 {
187         return read_cpuid(CPUID_MPIDR);
188 }
189
190 /*
191  * Intel's XScale3 core supports some v6 features (supersections, L2)
192  * but advertises itself as v5 as it does not support the v6 ISA.  For
193  * this reason, we need a way to explicitly test for this type of CPU.
194  */
195 #ifndef CONFIG_CPU_XSC3
196 #define cpu_is_xsc3()   0
197 #else
198 static inline int cpu_is_xsc3(void)
199 {
200         unsigned int id;
201         id = read_cpuid_id() & 0xffffe000;
202         /* It covers both Intel ID and Marvell ID */
203         if ((id == 0x69056000) || (id == 0x56056000))
204                 return 1;
205
206         return 0;
207 }
208 #endif
209
210 #if !defined(CONFIG_CPU_XSCALE) && !defined(CONFIG_CPU_XSC3)
211 #define cpu_is_xscale() 0
212 #else
213 #define cpu_is_xscale() 1
214 #endif
215
216 #endif