1 #ifndef __ASMARM_ARCH_TIMER_H
2 #define __ASMARM_ARCH_TIMER_H
4 #include <asm/barrier.h>
6 #include <linux/clocksource.h>
7 #include <linux/init.h>
8 #include <linux/types.h>
10 #include <clocksource/arm_arch_timer.h>
12 #ifdef CONFIG_ARM_ARCH_TIMER
13 int arch_timer_arch_init(void);
16 * These register accessors are marked inline so the compiler can
17 * nicely work out which register we want, and chuck away the rest of
18 * the code. At least it does so with a recent GCC (4.6.3).
20 static __always_inline
21 void arch_timer_reg_write_cp15(int access, enum arch_timer_reg reg, u32 val)
23 if (access == ARCH_TIMER_PHYS_ACCESS) {
25 case ARCH_TIMER_REG_CTRL:
26 asm volatile("mcr p15, 0, %0, c14, c2, 1" : : "r" (val));
28 case ARCH_TIMER_REG_TVAL:
29 asm volatile("mcr p15, 0, %0, c14, c2, 0" : : "r" (val));
32 } else if (access == ARCH_TIMER_VIRT_ACCESS) {
34 case ARCH_TIMER_REG_CTRL:
35 asm volatile("mcr p15, 0, %0, c14, c3, 1" : : "r" (val));
37 case ARCH_TIMER_REG_TVAL:
38 asm volatile("mcr p15, 0, %0, c14, c3, 0" : : "r" (val));
46 static __always_inline
47 u32 arch_timer_reg_read_cp15(int access, enum arch_timer_reg reg)
51 if (access == ARCH_TIMER_PHYS_ACCESS) {
53 case ARCH_TIMER_REG_CTRL:
54 asm volatile("mrc p15, 0, %0, c14, c2, 1" : "=r" (val));
56 case ARCH_TIMER_REG_TVAL:
57 asm volatile("mrc p15, 0, %0, c14, c2, 0" : "=r" (val));
60 } else if (access == ARCH_TIMER_VIRT_ACCESS) {
62 case ARCH_TIMER_REG_CTRL:
63 asm volatile("mrc p15, 0, %0, c14, c3, 1" : "=r" (val));
65 case ARCH_TIMER_REG_TVAL:
66 asm volatile("mrc p15, 0, %0, c14, c3, 0" : "=r" (val));
74 static inline u32 arch_timer_get_cntfrq(void)
77 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r" (val));
81 static inline u64 arch_counter_get_cntvct(void)
86 asm volatile("mrrc p15, 1, %Q0, %R0, c14" : "=r" (cval));
90 static inline u32 arch_timer_get_cntkctl(void)
93 asm volatile("mrc p15, 0, %0, c14, c1, 0" : "=r" (cntkctl));
97 static inline void arch_timer_set_cntkctl(u32 cntkctl)
99 asm volatile("mcr p15, 0, %0, c14, c1, 0" : : "r" (cntkctl));