1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * (C) Copyright 2016 Rockchip Electronics Co., Ltd
6 #ifndef __ASM_ARCH_CRU_RK3399_H_
7 #define __ASM_ARCH_CRU_RK3399_H_
9 /* Private data for the clock driver - used by rockchip_get_cru() */
10 struct rk3399_clk_priv {
11 struct rockchip_cru *cru;
14 struct rk3399_pmuclk_priv {
15 struct rk3399_pmucru *pmucru;
18 struct rk3399_pmucru {
22 u32 pmucru_clkfrac_con[2];
24 u32 pmucru_clkgate_con[3];
26 u32 pmucru_softrst_con[2];
28 u32 pmucru_rstnhold_con[2];
30 u32 pmucru_gatedis_con[2];
32 check_member(rk3399_pmucru, pmucru_gatedis_con[1], 0x134);
55 u32 glb_srst_fst_value;
56 u32 glb_srst_snd_value;
66 check_member(rockchip_cru, sdio1_con[1], 0x594);
68 #define OSC_HZ (24*MHz)
69 #define LPLL_HZ (600*MHz)
70 #define BPLL_HZ (600*MHz)
71 #define GPLL_HZ (594*MHz)
72 #define CPLL_HZ (384*MHz)
73 #define PPLL_HZ (676*MHz)
75 #define PMU_PCLK_HZ (48*MHz)
77 #define ACLKM_CORE_L_HZ (300*MHz)
78 #define ATCLK_CORE_L_HZ (300*MHz)
79 #define PCLK_DBG_L_HZ (100*MHz)
81 #define ACLKM_CORE_B_HZ (300*MHz)
82 #define ATCLK_CORE_B_HZ (300*MHz)
83 #define PCLK_DBG_B_HZ (100*MHz)
85 #define PERIHP_ACLK_HZ (148500*KHz)
86 #define PERIHP_HCLK_HZ (148500*KHz)
87 #define PERIHP_PCLK_HZ (37125*KHz)
89 #define PERILP0_ACLK_HZ (99000*KHz)
90 #define PERILP0_HCLK_HZ (99000*KHz)
91 #define PERILP0_PCLK_HZ (49500*KHz)
93 #define PERILP1_HCLK_HZ (99000*KHz)
94 #define PERILP1_PCLK_HZ (49500*KHz)
96 #define PWM_CLOCK_HZ PMU_PCLK_HZ
98 enum apll_l_frequencies {
103 enum apll_b_frequencies {
107 void rk3399_configure_cpu_l(struct rockchip_cru *cru,
108 enum apll_l_frequencies apll_l_freq);
109 void rk3399_configure_cpu_b(struct rockchip_cru *cru,
110 enum apll_b_frequencies apll_b_freq);
112 #endif /* __ASM_ARCH_CRU_RK3399_H_ */