2 * Copyright (C) 2009, DENX Software Engineering
3 * Author: John Rigby <jcrigby@gmail.com
5 * Based on arch-mx31/mx31-regs.h
6 * Copyright (C) 2009 Ilya Yanok,
7 * Emcraft Systems <yanok@emcraft.com>
8 * and arch-mx27/imx-regs.h
9 * Copyright (C) 2007 Pengutronix,
10 * Sascha Hauer <s.hauer@pengutronix.de>
11 * Copyright (C) 2009 Ilya Yanok,
12 * Emcraft Systems <yanok@emcraft.com>
14 * See file CREDITS for list of people who contributed to this
17 * This program is free software; you can redistribute it and/or
18 * modify it under the terms of the GNU General Public License as
19 * published by the Free Software Foundation; either version 2 of
20 * the License, or (at your option) any later version.
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software
29 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
38 extern void mx25_fec_init_pins(void);
41 /* Clock Control Module (CCM) registers */
43 u32 mpctl; /* Core PLL Control */
44 u32 upctl; /* USB PLL Control */
45 u32 cctl; /* Clock Control */
46 u32 cgr0; /* Clock Gating Control 0 */
47 u32 cgr1; /* Clock Gating Control 1 */
48 u32 cgr2; /* Clock Gating Control 2 */
49 u32 pcdr[4]; /* PER Clock Dividers */
50 u32 rcsr; /* CCM Status */
51 u32 crdr; /* CCM Reset and Debug */
52 u32 dcvr0; /* DPTC Comparator Value 0 */
53 u32 dcvr1; /* DPTC Comparator Value 1 */
54 u32 dcvr2; /* DPTC Comparator Value 2 */
55 u32 dcvr3; /* DPTC Comparator Value 3 */
56 u32 ltr0; /* Load Tracking 0 */
57 u32 ltr1; /* Load Tracking 1 */
58 u32 ltr2; /* Load Tracking 2 */
59 u32 ltr3; /* Load Tracking 3 */
60 u32 ltbr0; /* Load Tracking Buffer 0 */
61 u32 ltbr1; /* Load Tracking Buffer 1 */
62 u32 pcmr0; /* Power Management Control 0 */
63 u32 pcmr1; /* Power Management Control 1 */
64 u32 pcmr2; /* Power Management Control 2 */
65 u32 mcr; /* Miscellaneous Control */
66 u32 lpimr0; /* Low Power Interrupt Mask 0 */
67 u32 lpimr1; /* Low Power Interrupt Mask 1 */
70 /* Enhanced SDRAM Controller (ESDRAMC) registers */
72 u32 ctl0; /* control 0 */
73 u32 cfg0; /* configuration 0 */
74 u32 ctl1; /* control 1 */
75 u32 cfg1; /* configuration 1 */
76 u32 misc; /* miscellaneous */
78 u32 cdly1; /* Delay Line 1 configuration debug */
79 u32 cdly2; /* delay line 2 configuration debug */
80 u32 cdly3; /* delay line 3 configuration debug */
81 u32 cdly4; /* delay line 4 configuration debug */
82 u32 cdly5; /* delay line 5 configuration debug */
83 u32 cdlyl; /* delay line cycle length debug */
86 /* General Purpose Timer (GPT) registers */
88 u32 ctrl; /* control */
89 u32 pre; /* prescaler */
90 u32 stat; /* status */
91 u32 intr; /* interrupt */
92 u32 cmp[3]; /* output compare 1-3 */
93 u32 capt[2]; /* input capture 1-2 */
94 u32 counter; /* counter */
97 /* Watchdog Timer (WDOG) registers */
99 u16 wcr; /* Control */
100 u16 wsr; /* Service */
101 u16 wrsr; /* Reset Status */
102 u16 wicr; /* Interrupt Control */
103 u16 wmcr; /* Misc Control */
106 /* IIM control registers */
126 struct fuse_bank0_regs {
131 /* Multi-Layer AHB Crossbar Switch (MAX) registers */
164 /* AHB <-> IP-Bus Interface (AIPS) */
173 #define IMX_AIPS1_BASE (0x43F00000)
174 #define IMX_MAX_BASE (0x43F04000)
175 #define IMX_CLKCTL_BASE (0x43F08000)
176 #define IMX_ETB_SLOT4_BASE (0x43F0C000)
177 #define IMX_ETB_SLOT5_BASE (0x43F10000)
178 #define IMX_ECT_CTIO_BASE (0x43F18000)
179 #define IMX_I2C_BASE (0x43F80000)
180 #define IMX_I2C3_BASE (0x43F84000)
181 #define IMX_CAN1_BASE (0x43F88000)
182 #define IMX_CAN2_BASE (0x43F8C000)
183 #define UART1_BASE (0x43F90000)
184 #define UART2_BASE (0x43F94000)
185 #define IMX_I2C2_BASE (0x43F98000)
186 #define IMX_OWIRE_BASE (0x43F9C000)
187 #define IMX_CSPI1_BASE (0x43FA4000)
188 #define IMX_KPP_BASE (0x43FA8000)
189 #define IMX_IOPADMUX_BASE (0x43FAC000)
190 #define IMX_IOPADCTL_BASE (0x43FAC22C)
191 #define IMX_IOPADGRPCTL_BASE (0x43FAC418)
192 #define IMX_IOPADINPUTSEL_BASE (0x43FAC460)
193 #define IMX_AUDMUX_BASE (0x43FB0000)
194 #define IMX_ECT_IP1_BASE (0x43FB8000)
195 #define IMX_ECT_IP2_BASE (0x43FBC000)
198 #define IMX_SPBA_BASE (0x50000000)
199 #define IMX_CSPI3_BASE (0x50004000)
200 #define UART4_BASE (0x50008000)
201 #define UART3_BASE (0x5000C000)
202 #define IMX_CSPI2_BASE (0x50010000)
203 #define IMX_SSI2_BASE (0x50014000)
204 #define IMX_ESAI_BASE (0x50018000)
205 #define IMX_ATA_DMA_BASE (0x50020000)
206 #define IMX_SIM1_BASE (0x50024000)
207 #define IMX_SIM2_BASE (0x50028000)
208 #define UART5_BASE (0x5002C000)
209 #define IMX_TSC_BASE (0x50030000)
210 #define IMX_SSI1_BASE (0x50034000)
211 #define IMX_FEC_BASE (0x50038000)
212 #define IMX_SPBA_CTRL_BASE (0x5003C000)
215 #define IMX_AIPS2_BASE (0x53F00000)
216 #define IMX_CCM_BASE (0x53F80000)
217 #define IMX_GPT4_BASE (0x53F84000)
218 #define IMX_GPT3_BASE (0x53F88000)
219 #define IMX_GPT2_BASE (0x53F8C000)
220 #define IMX_GPT1_BASE (0x53F90000)
221 #define IMX_EPIT1_BASE (0x53F94000)
222 #define IMX_EPIT2_BASE (0x53F98000)
223 #define IMX_GPIO4_BASE (0x53F9C000)
224 #define IMX_PWM2_BASE (0x53FA0000)
225 #define IMX_GPIO3_BASE (0x53FA4000)
226 #define IMX_PWM3_BASE (0x53FA8000)
227 #define IMX_SCC_BASE (0x53FAC000)
228 #define IMX_SCM_BASE (0x53FAE000)
229 #define IMX_SMN_BASE (0x53FAF000)
230 #define IMX_RNGD_BASE (0x53FB0000)
231 #define IMX_MMC_SDHC1_BASE (0x53FB4000)
232 #define IMX_MMC_SDHC2_BASE (0x53FB8000)
233 #define IMX_LCDC_BASE (0x53FBC000)
234 #define IMX_SLCDC_BASE (0x53FC0000)
235 #define IMX_PWM4_BASE (0x53FC8000)
236 #define IMX_GPIO1_BASE (0x53FCC000)
237 #define IMX_GPIO2_BASE (0x53FD0000)
238 #define IMX_SDMA_BASE (0x53FD4000)
239 #define IMX_WDT_BASE (0x53FDC000)
240 #define IMX_PWM1_BASE (0x53FE0000)
241 #define IMX_RTIC_BASE (0x53FEC000)
242 #define IMX_IIM_BASE (0x53FF0000)
243 #define IMX_USB_BASE (0x53FF4000)
244 #define IMX_CSI_BASE (0x53FF8000)
245 #define IMX_DRYICE_BASE (0x53FFC000)
247 #define IMX_ARM926_ROMPATCH (0x60000000)
248 #define IMX_ARM926_ASIC (0x68000000)
250 /* 128K Internal Static RAM */
251 #define IMX_RAM_BASE (0x78000000)
254 #define IMX_SDRAM_BANK0_BASE (0x80000000)
255 #define IMX_SDRAM_BANK1_BASE (0x90000000)
257 #define IMX_WEIM_CS0 (0xA0000000)
258 #define IMX_WEIM_CS1 (0xA8000000)
259 #define IMX_WEIM_CS2 (0xB0000000)
260 #define IMX_WEIM_CS3 (0xB2000000)
261 #define IMX_WEIM_CS4 (0xB4000000)
262 #define IMX_ESDRAMC_BASE (0xB8001000)
263 #define IMX_WEIM_CTRL_BASE (0xB8002000)
264 #define IMX_M3IF_CTRL_BASE (0xB8003000)
265 #define IMX_EMI_CTRL_BASE (0xB8004000)
267 /* NAND Flash Controller */
268 #define IMX_NFC_BASE (0xBB000000)
269 #define NFC_BASE_ADDR IMX_NFC_BASE
272 #define CCM_PLL_MFI_SHIFT 10
273 #define CCM_PLL_MFI_MASK 0xf
274 #define CCM_PLL_MFN_SHIFT 0
275 #define CCM_PLL_MFN_MASK 0x3ff
276 #define CCM_PLL_MFD_SHIFT 16
277 #define CCM_PLL_MFD_MASK 0x3ff
278 #define CCM_PLL_PD_SHIFT 26
279 #define CCM_PLL_PD_MASK 0xf
280 #define CCM_CCTL_ARM_DIV_SHIFT 30
281 #define CCM_CCTL_ARM_DIV_MASK 3
282 #define CCM_CCTL_AHB_DIV_SHIFT 28
283 #define CCM_CCTL_AHB_DIV_MASK 3
284 #define CCM_CCTL_ARM_SRC (1 << 14)
285 #define CCM_CGR1_GPT1 (1 << 19)
286 #define CCM_PERCLK_REG(clk) (clk / 4)
287 #define CCM_PERCLK_SHIFT(clk) (8 * (clk % 4))
288 #define CCM_PERCLK_MASK 0x3f
289 #define CCM_RCSR_NF_16BIT_SEL (1 << 14)
290 #define CCM_RCSR_NF_PS(v) ((v >> 26) & 3)
292 /* ESDRAM Controller register bitfields */
293 #define ESDCTL_PRCT(x) (((x) & 0x3f) << 0)
294 #define ESDCTL_BL (1 << 7)
295 #define ESDCTL_FP (1 << 8)
296 #define ESDCTL_PWDT(x) (((x) & 3) << 10)
297 #define ESDCTL_SREFR(x) (((x) & 7) << 13)
298 #define ESDCTL_DSIZ_16_UPPER (0 << 16)
299 #define ESDCTL_DSIZ_16_LOWER (1 << 16)
300 #define ESDCTL_DSIZ_32 (2 << 16)
301 #define ESDCTL_COL8 (0 << 20)
302 #define ESDCTL_COL9 (1 << 20)
303 #define ESDCTL_COL10 (2 << 20)
304 #define ESDCTL_ROW11 (0 << 24)
305 #define ESDCTL_ROW12 (1 << 24)
306 #define ESDCTL_ROW13 (2 << 24)
307 #define ESDCTL_ROW14 (3 << 24)
308 #define ESDCTL_ROW15 (4 << 24)
309 #define ESDCTL_SP (1 << 27)
310 #define ESDCTL_SMODE_NORMAL (0 << 28)
311 #define ESDCTL_SMODE_PRECHARGE (1 << 28)
312 #define ESDCTL_SMODE_AUTO_REF (2 << 28)
313 #define ESDCTL_SMODE_LOAD_MODE (3 << 28)
314 #define ESDCTL_SMODE_MAN_REF (4 << 28)
315 #define ESDCTL_SDE (1 << 31)
317 #define ESDCFG_TRC(x) (((x) & 0xf) << 0)
318 #define ESDCFG_TRCD(x) (((x) & 0x7) << 4)
319 #define ESDCFG_TCAS(x) (((x) & 0x3) << 8)
320 #define ESDCFG_TRRD(x) (((x) & 0x3) << 10)
321 #define ESDCFG_TRAS(x) (((x) & 0x7) << 12)
322 #define ESDCFG_TWR (1 << 15)
323 #define ESDCFG_TMRD(x) (((x) & 0x3) << 16)
324 #define ESDCFG_TRP(x) (((x) & 0x3) << 18)
325 #define ESDCFG_TWTR (1 << 20)
326 #define ESDCFG_TXP(x) (((x) & 0x3) << 21)
328 #define ESDMISC_RST (1 << 1)
329 #define ESDMISC_MDDREN (1 << 2)
330 #define ESDMISC_MDDR_DL_RST (1 << 3)
331 #define ESDMISC_MDDR_MDIS (1 << 4)
332 #define ESDMISC_LHD (1 << 5)
333 #define ESDMISC_MA10_SHARE (1 << 6)
334 #define ESDMISC_SDRAM_RDY (1 << 31)
337 #define GPT_CTRL_SWR (1 << 15) /* Software reset */
338 #define GPT_CTRL_FRR (1 << 9) /* Freerun / restart */
339 #define GPT_CTRL_CLKSOURCE_32 (4 << 6) /* Clock source */
340 #define GPT_CTRL_TEN 1 /* Timer enable */
344 #define WSR_UNLOCK1 0x5555
345 #define WSR_UNLOCK2 0xAAAA
347 /* Names used in GPIO driver */
348 #define GPIO1_BASE_ADDR IMX_GPIO1_BASE
349 #define GPIO2_BASE_ADDR IMX_GPIO2_BASE
350 #define GPIO3_BASE_ADDR IMX_GPIO3_BASE
351 #define GPIO4_BASE_ADDR IMX_GPIO4_BASE
353 #define CHIP_REV_1_0 0x10
354 #define CHIP_REV_1_1 0x11
356 #endif /* _IMX_REGS_H */