1 /* SPDX-License-Identifier: GPL-2.0+ */
6 #ifndef __ASM_ARCH_IMX8M_REGS_H__
7 #define __ASM_ARCH_IMX8M_REGS_H__
11 #include <asm/mach-imx/regs-lcdif.h>
13 #define ROM_VERSION_A0 IS_ENABLED(CONFIG_IMX8MQ) ? 0x800 : 0x800
14 #define ROM_VERSION_B0 IS_ENABLED(CONFIG_IMX8MQ) ? 0x83C : 0x800
16 #define M4_BOOTROM_BASE_ADDR 0x007E0000
18 #define GPIO1_BASE_ADDR 0X30200000
19 #define GPIO2_BASE_ADDR 0x30210000
20 #define GPIO3_BASE_ADDR 0x30220000
21 #define GPIO4_BASE_ADDR 0x30230000
22 #define GPIO5_BASE_ADDR 0x30240000
23 #define WDOG1_BASE_ADDR 0x30280000
24 #define WDOG2_BASE_ADDR 0x30290000
25 #define WDOG3_BASE_ADDR 0x302A0000
26 #define IOMUXC_BASE_ADDR 0x30330000
27 #define IOMUXC_GPR_BASE_ADDR 0x30340000
28 #define OCOTP_BASE_ADDR 0x30350000
29 #define ANATOP_BASE_ADDR 0x30360000
30 #define CCM_BASE_ADDR 0x30380000
31 #define SRC_BASE_ADDR 0x30390000
32 #define GPC_BASE_ADDR 0x303A0000
34 #define SYSCNT_RD_BASE_ADDR 0x306A0000
35 #define SYSCNT_CMP_BASE_ADDR 0x306B0000
36 #define SYSCNT_CTRL_BASE_ADDR 0x306C0000
38 #define UART1_BASE_ADDR 0x30860000
39 #define UART3_BASE_ADDR 0x30880000
40 #define UART2_BASE_ADDR 0x30890000
41 #define I2C1_BASE_ADDR 0x30A20000
42 #define I2C2_BASE_ADDR 0x30A30000
43 #define I2C3_BASE_ADDR 0x30A40000
44 #define I2C4_BASE_ADDR 0x30A50000
45 #define UART4_BASE_ADDR 0x30A60000
46 #define USDHC1_BASE_ADDR 0x30B40000
47 #define USDHC2_BASE_ADDR 0x30B50000
49 #define USDHC3_BASE_ADDR 0x30B60000
52 #define TZASC_BASE_ADDR 0x32F80000
54 #define MXS_LCDIF_BASE IS_ENABLED(CONFIG_IMX8MQ) ? \
55 0x30320000 : 0x32e00000
57 #define SRC_IPS_BASE_ADDR 0x30390000
58 #define SRC_DDRC_RCR_ADDR 0x30391000
59 #define SRC_DDRC2_RCR_ADDR 0x30391004
61 #define DDRC_DDR_SS_GPR0 0x3d000000
62 #define DDRC_IPS_BASE_ADDR(X) (0x3d400000 + ((X) * 0x2000000))
63 #define DDR_CSD1_BASE_ADDR 0x40000000
65 #define IOMUXC_GPR_GPR1_GPR_ENET_QOS_INTF_SEL_MASK 0x70000
66 #define FEC_QUIRK_ENET_MAC
68 #define CAAM_ARB_BASE_ADDR (0x00100000)
69 #define CAAM_ARB_END_ADDR (0x00107FFF)
70 #define CAAM_IPS_BASE_ADDR (0x30900000)
71 #define CONFIG_SYS_FSL_SEC_OFFSET (0)
72 #define CONFIG_SYS_FSL_SEC_ADDR (CAAM_IPS_BASE_ADDR + \
73 CONFIG_SYS_FSL_SEC_OFFSET)
74 #define CONFIG_SYS_FSL_JR0_OFFSET (0x1000)
75 #define CONFIG_SYS_FSL_JR0_ADDR (CONFIG_SYS_FSL_SEC_ADDR + \
76 CONFIG_SYS_FSL_JR0_OFFSET)
77 #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
78 #if !defined(__ASSEMBLY__)
79 #include <asm/types.h>
80 #include <linux/bitops.h>
83 #define GPR_TZASC_EN BIT(0)
84 #define GPR_TZASC_EN_LOCK BIT(16)
86 #define SRC_SCR_M4_ENABLE_OFFSET 3
87 #define SRC_SCR_M4_ENABLE_MASK BIT(3)
88 #define SRC_SCR_M4C_NON_SCLR_RST_OFFSET 0
89 #define SRC_SCR_M4C_NON_SCLR_RST_MASK BIT(0)
90 #define SRC_DDR1_ENABLE_MASK 0x8F000000UL
91 #define SRC_DDR2_ENABLE_MASK 0x8F000000UL
92 #define SRC_DDR1_RCR_PHY_PWROKIN_N_MASK BIT(3)
93 #define SRC_DDR1_RCR_PHY_RESET_MASK BIT(2)
94 #define SRC_DDR1_RCR_CORE_RESET_N_MASK BIT(1)
95 #define SRC_DDR1_RCR_PRESET_N_MASK BIT(0)
97 struct iomuxc_gpr_base_regs {
134 struct fuse_bank0_regs {
143 struct fuse_bank0_regs {
153 struct fuse_bank1_regs {
164 struct fuse_bank3_regs {
175 struct fuse_bank9_regs {
182 struct fuse_bank38_regs {
183 u32 ana_trim1; /* trim0 is at 0xD70, bank 37*/
193 struct fuse_bank39_regs {
229 u32 pllout_monitor_cfg;
230 u32 frac_pllout_div_cfg;
231 u32 sscg_pllout_div_cfg;
235 u32 audio_pll1_gnrl_ctl;
236 u32 audio_pll1_fdiv_ctl0;
237 u32 audio_pll1_fdiv_ctl1;
238 u32 audio_pll1_sscg_ctl;
239 u32 audio_pll1_mnit_ctl;
240 u32 audio_pll2_gnrl_ctl;
241 u32 audio_pll2_fdiv_ctl0;
242 u32 audio_pll2_fdiv_ctl1;
243 u32 audio_pll2_sscg_ctl;
244 u32 audio_pll2_mnit_ctl;
245 u32 video_pll1_gnrl_ctl;
246 u32 video_pll1_fdiv_ctl0;
247 u32 video_pll1_fdiv_ctl1;
248 u32 video_pll1_sscg_ctl;
249 u32 video_pll1_mnit_ctl;
251 u32 dram_pll_gnrl_ctl;
252 u32 dram_pll_fdiv_ctl0;
253 u32 dram_pll_fdiv_ctl1;
254 u32 dram_pll_sscg_ctl;
255 u32 dram_pll_mnit_ctl;
256 u32 gpu_pll_gnrl_ctl;
258 u32 gpu_pll_locked_ctl1;
259 u32 gpu_pll_mnit_ctl;
260 u32 vpu_pll_gnrl_ctl;
262 u32 vpu_pll_locked_ctl1;
263 u32 vpu_pll_mnit_ctl;
264 u32 arm_pll_gnrl_ctl;
266 u32 arm_pll_locked_ctl1;
267 u32 arm_pll_mnit_ctl;
268 u32 sys_pll1_gnrl_ctl;
269 u32 sys_pll1_div_ctl;
270 u32 sys_pll1_locked_ctl1;
272 u32 sys_pll1_mnit_ctl;
273 u32 sys_pll2_gnrl_ctl;
274 u32 sys_pll2_div_ctl;
275 u32 sys_pll2_locked_ctl1;
276 u32 sys_pll2_mnit_ctl;
277 u32 sys_pll3_gnrl_ctl;
278 u32 sys_pll3_div_ctl;
279 u32 sys_pll3_locked_ctl1;
280 u32 sys_pll3_mnit_ctl;
282 u32 anamix_clk_mnit_ctl;
288 /* System Reset Controller (SRC) */
329 #define WDOG_WDT_MASK BIT(3)
330 #define WDOG_WDZST_MASK BIT(0)
332 u16 wcr; /* Control */
333 u16 wsr; /* Service */
334 u16 wrsr; /* Reset Status */
335 u16 wicr; /* Interrupt Control */
336 u16 wmcr; /* Miscellaneous Control */
339 struct bootrom_sw_info {
341 u8 boot_dev_instance;
351 #define ROM_SW_INFO_ADDR_B0 (IS_ENABLED(CONFIG_IMX8MQ) ? 0x00000968 :\
353 #define ROM_SW_INFO_ADDR_A0 0x000009e8
355 #define ROM_SW_INFO_ADDR is_soc_rev(CHIP_REV_1_0) ? \
356 (struct bootrom_sw_info **)ROM_SW_INFO_ADDR_A0 : \
357 (struct bootrom_sw_info **)ROM_SW_INFO_ADDR_B0
367 u32 mmdc_cpu_mapping;
419 u32 pgc_cpu_0_1_mapping;
427 u32 pgc_cpu_2_3_mapping;
436 u32 cpu_pgc_up_status1;
437 u32 mix_pgc_up_status0;
438 u32 mix_pgc_up_status1;
439 u32 mix_pgc_up_status2;
440 u32 m4_mix_pgc_up_status0;
441 u32 m4_mix_pgc_up_status1;
442 u32 m4_mix_pgc_up_status2;
443 u32 pu_pgc_up_status0;
444 u32 pu_pgc_up_status1;
445 u32 pu_pgc_up_status2;
446 u32 m4_pu_pgc_up_status0;
447 u32 m4_pu_pgc_up_status1;
448 u32 m4_pu_pgc_up_status2;
452 u32 cpu_pgc_dn_status1;
453 u32 mix_pgc_dn_status0;
454 u32 mix_pgc_dn_status1;
455 u32 mix_pgc_dn_status2;
456 u32 m4_mix_pgc_dn_status0;
457 u32 m4_mix_pgc_dn_status1;
458 u32 m4_mix_pgc_dn_status2;
459 u32 pu_pgc_dn_status0;
460 u32 pu_pgc_dn_status1;
461 u32 pu_pgc_dn_status2;
462 u32 m4_pu_pgc_dn_status0;
463 u32 m4_pu_pgc_dn_status1;
464 u32 m4_pu_pgc_dn_status2;
479 u32 pgc_ack_sel_m4_pu;