1 /* SPDX-License-Identifier: GPL-2.0+ */
4 * Copyright 2015 Freescale Semiconductor
7 #ifndef _ASM_ARMV8_FSL_LAYERSCAPE_SOC_H_
8 #define _ASM_ARMV8_FSL_LAYERSCAPE_SOC_H_
11 #include <linux/types.h>
12 #ifdef CONFIG_FSL_LSCH2
13 #include <asm/arch/immap_lsch2.h>
15 #ifdef CONFIG_FSL_LSCH3
16 #include <asm/arch/immap_lsch3.h>
20 #ifdef CONFIG_SYS_FSL_CCSR_GUR_LE
21 #define gur_in32(a) in_le32(a)
22 #define gur_out32(a, v) out_le32(a, v)
23 #elif defined(CONFIG_SYS_FSL_CCSR_GUR_BE)
24 #define gur_in32(a) in_be32(a)
25 #define gur_out32(a, v) out_be32(a, v)
28 #ifdef CONFIG_SYS_FSL_CCSR_SCFG_LE
29 #define scfg_in32(a) in_le32(a)
30 #define scfg_out32(a, v) out_le32(a, v)
31 #define scfg_clrbits32(addr, clear) clrbits_le32(addr, clear)
32 #define scfg_clrsetbits32(addr, clear, set) clrsetbits_le32(addr, clear, set)
33 #elif defined(CONFIG_SYS_FSL_CCSR_SCFG_BE)
34 #define scfg_in32(a) in_be32(a)
35 #define scfg_out32(a, v) out_be32(a, v)
36 #define scfg_clrbits32(addr, clear) clrbits_be32(addr, clear)
37 #define scfg_clrsetbits32(addr, clear, set) clrsetbits_be32(addr, clear, set)
40 #ifdef CONFIG_SYS_FSL_PEX_LUT_LE
41 #define pex_lut_in32(a) in_le32(a)
42 #define pex_lut_out32(a, v) out_le32(a, v)
43 #elif defined(CONFIG_SYS_FSL_PEX_LUT_BE)
44 #define pex_lut_in32(a) in_be32(a)
45 #define pex_lut_out32(a, v) out_be32(a, v)
54 #define CPU_TYPE_ENTRY(n, v, nc) \
55 { .name = #n, .soc_ver = SVR_##v, .num_cores = (nc)}
58 #define SMC_DRAM_BANK_INFO (0xC200FF12)
59 #define SIP_SVC_RCW 0xC200FF18
61 phys_size_t tfa_get_dram_size(void);
64 BOOT_SOURCE_RESERVED = 0,
68 BOOT_SOURCE_QSPI_NAND,
70 BOOT_SOURCE_XSPI_NAND,
73 BOOT_SOURCE_I2C1_EXTENDED,
76 enum boot_src get_boot_src(void);
79 #define SVR_WO_E 0xFFFFFE
80 #define SVR_LS1012A 0x870400
81 #define SVR_LS1043A 0x879200
82 #define SVR_LS1023A 0x879208
83 /* LS1043A/LS1023A 23x23 package silicon has different value of VAR_PER */
84 #define SVR_LS1043A_P23 0x879202
85 #define SVR_LS1023A_P23 0x87920A
86 #define SVR_LS1028A 0x870B00
87 #define SVR_LS1046A 0x870700
88 #define SVR_LS1026A 0x870708
89 #define SVR_LS1048A 0x870320
90 #define SVR_LS1084A 0x870302
91 #define SVR_LS1088A 0x870300
92 #define SVR_LS1044A 0x870322
93 #define SVR_LS2045A 0x870120
94 #define SVR_LS2080A 0x870110
95 #define SVR_LS2085A 0x870100
96 #define SVR_LS2040A 0x870130
97 #define SVR_LS2088A 0x870900
98 #define SVR_LS2084A 0x870910
99 #define SVR_LS2048A 0x870920
100 #define SVR_LS2044A 0x870930
101 #define SVR_LS2081A 0x870918
102 #define SVR_LS2041A 0x870914
103 #define SVR_LX2160A 0x873601
104 #define SVR_LX2120A 0x873621
105 #define SVR_LX2080A 0x873603
107 #define SVR_MAJ(svr) (((svr) >> 4) & 0xf)
108 #define SVR_MIN(svr) (((svr) >> 0) & 0xf)
109 #define SVR_REV(svr) (((svr) >> 0) & 0xff)
110 #define SVR_SOC_VER(svr) (((svr) >> 8) & SVR_WO_E)
111 #define IS_E_PROCESSOR(svr) (!((svr >> 8) & 0x1))
112 #ifdef CONFIG_ARCH_LX2160A
113 #define IS_C_PROCESSOR(svr) (!((svr >> 12) & 0x1))
115 #define IS_SVR_REV(svr, maj, min) \
116 ((SVR_MAJ(svr) == (maj)) && (SVR_MIN(svr) == (min)))
117 #define SVR_DEV(svr) ((svr) >> 8)
118 #define IS_SVR_DEV(svr, dev) (((svr) >> 16) == (dev))
121 #ifdef CONFIG_FSL_LSCH3
122 void fsl_lsch3_early_init_f(void);
123 int get_core_volt_from_fuse(void);
124 #elif defined(CONFIG_FSL_LSCH2)
125 void fsl_lsch2_early_init_f(void);
126 int setup_chip_volt(void);
127 /* Setup core vdd in unit mV */
128 int board_setup_core_volt(u32 vdd);
129 #ifdef CONFIG_FSL_PFE
130 void init_pfe_scfg_dcfg_regs(void);
133 #ifdef CONFIG_QSPI_AHB_INIT
134 int qspi_ahb_init(void);
137 void cpu_name(char *name);
138 #ifdef CONFIG_SYS_FSL_ERRATUM_A009635
139 void erratum_a009635(void);
142 #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
143 void erratum_a010315(void);
146 bool soc_has_dp_ddr(void);
147 bool soc_has_aiop(void);
150 #endif /* _ASM_ARMV8_FSL_LAYERSCAPE_SOC_H_ */