1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2016-2018, 2020 NXP
4 * Copyright 2015, Freescale Semiconductor
7 #ifndef _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
8 #define _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
10 #include <linux/kconfig.h>
11 #include <fsl_ddrc_version.h>
14 #include <linux/bitops.h>
17 #define CONFIG_STANDALONE_LOAD_ADDR 0x80300000
20 * Reserve secure memory
21 * To be aligned with MMU block size
23 #define CONFIG_SYS_MEM_RESERVE_SECURE (66 * 1024 * 1024) /* 66MB */
24 #define SPL_TLB_SETBACK 0x1000000 /* 16MB under effective memory top */
26 #ifdef CONFIG_ARCH_LS2080A
27 #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4, 4 }
28 #define SRDS_MAX_LANES 8
29 #define CONFIG_SYS_PAGE_SIZE 0x10000
30 #ifndef L1_CACHE_BYTES
31 #define L1_CACHE_SHIFT 6
32 #define L1_CACHE_BYTES BIT(L1_CACHE_SHIFT)
35 #define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
36 #define SYS_FSL_OCRAM_SPACE_SIZE 0x00200000 /* 2M space */
37 #define CONFIG_SYS_FSL_OCRAM_SIZE 0x00020000 /* Real size 128K */
40 #define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
41 #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
43 /* Generic Interrupt Controller Definitions */
44 #define GICD_BASE 0x06000000
45 #define GICR_BASE 0x06100000
48 #define SMMU_BASE 0x05000000 /* GR0 Base */
50 /* Cache Coherent Interconnect */
51 #define CCI_MN_BASE 0x04000000
52 #define CCI_MN_RNF_NODEID_LIST 0x180
53 #define CCI_MN_DVM_DOMAIN_CTL 0x200
54 #define CCI_MN_DVM_DOMAIN_CTL_SET 0x210
56 #define CCI_HN_F_0_BASE (CCI_MN_BASE + 0x200000)
57 #define CCI_HN_F_1_BASE (CCI_MN_BASE + 0x210000)
58 #define CCN_HN_F_SAM_CTL 0x8 /* offset on base HN_F base */
59 #define CCN_HN_F_SAM_NODEID_MASK 0x7f
60 #define CCN_HN_F_SAM_NODEID_DDR0 0x4
61 #define CCN_HN_F_SAM_NODEID_DDR1 0xe
63 #define CCI_RN_I_0_BASE (CCI_MN_BASE + 0x800000)
64 #define CCI_RN_I_2_BASE (CCI_MN_BASE + 0x820000)
65 #define CCI_RN_I_6_BASE (CCI_MN_BASE + 0x860000)
66 #define CCI_RN_I_12_BASE (CCI_MN_BASE + 0x8C0000)
67 #define CCI_RN_I_16_BASE (CCI_MN_BASE + 0x900000)
68 #define CCI_RN_I_20_BASE (CCI_MN_BASE + 0x940000)
70 #define CCI_S0_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x10)
71 #define CCI_S1_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x110)
72 #define CCI_S2_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x210)
74 #define CCI_AUX_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x0500)
76 /* TZ Protection Controller Definitions */
77 #define TZPC_BASE 0x02200000
78 #define TZPCR0SIZE_BASE (TZPC_BASE)
79 #define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
80 #define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
81 #define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
82 #define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
83 #define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
84 #define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
85 #define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
86 #define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
87 #define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
89 #define DCSR_CGACRE5 0x700070914ULL
90 #define EPU_EPCMPR5 0x700060914ULL
91 #define EPU_EPCCR5 0x700060814ULL
92 #define EPU_EPSMCR5 0x700060228ULL
93 #define EPU_EPECR5 0x700060314ULL
94 #define EPU_EPCTR5 0x700060a14ULL
95 #define EPU_EPGCR 0x700060000ULL
97 #define CONFIG_SYS_FSL_ERRATUM_A008751
99 #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
101 #elif defined(CONFIG_ARCH_LS1088A)
102 #define CONFIG_SYS_FSL_NUM_CC_PLLS 3
103 #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1 }
104 #define CONFIG_SYS_PAGE_SIZE 0x10000
106 #define SRDS_MAX_LANES 4
107 #define SRDS_BITS_PER_LANE 4
109 /* TZ Protection Controller Definitions */
110 #define TZPC_BASE 0x02200000
111 #define TZPCR0SIZE_BASE (TZPC_BASE)
112 #define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
113 #define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
114 #define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
115 #define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
116 #define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
117 #define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
118 #define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
119 #define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
120 #define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
122 /* Generic Interrupt Controller Definitions */
123 #define GICD_BASE 0x06000000
124 #define GICR_BASE 0x06100000
126 /* SMMU Defintions */
127 #define SMMU_BASE 0x05000000 /* GR0 Base */
130 #define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
131 #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
134 #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
135 #define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
136 #define SYS_FSL_OCRAM_SPACE_SIZE 0x00200000 /* 2M space */
137 #define CONFIG_SYS_FSL_OCRAM_SIZE 0x00020000 /* Real size 128K */
139 /* LX2160A/LX2162A Soc Support */
140 #elif defined(CONFIG_ARCH_LX2160A) || defined(CONFIG_ARCH_LX2162A)
141 #define TZPC_BASE 0x02200000
142 #define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
143 #define SRDS_MAX_LANES 8
144 #ifndef L1_CACHE_BYTES
145 #define L1_CACHE_SHIFT 6
146 #define L1_CACHE_BYTES BIT(L1_CACHE_SHIFT)
148 #define CONFIG_SYS_FSL_CORES_PER_CLUSTER 2
149 #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 1, 1, 4, 4, 4, 4 }
150 #define CONFIG_SYS_FSL_NUM_CC_PLLS 4
152 #define CONFIG_SYS_PAGE_SIZE 0x10000
154 #define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
155 #define SYS_FSL_OCRAM_SPACE_SIZE 0x00200000 /* 2M space */
156 #define CONFIG_SYS_FSL_OCRAM_SIZE 0x00040000 /* Real size 256K */
159 #define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
160 #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
162 /* Generic Interrupt Controller Definitions */
163 #define GICD_BASE 0x06000000
164 #define GICR_BASE 0x06200000
166 /* SMMU Definitions */
167 #define SMMU_BASE 0x05000000 /* GR0 Base */
171 #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
173 #elif defined(CONFIG_ARCH_LS1028A)
174 #define CONFIG_SYS_FSL_NUM_CC_PLLS 3
175 #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1 }
176 #define CONFIG_FSL_TZASC_400
178 /* TZ Protection Controller Definitions */
179 #define TZPC_BASE 0x02200000
180 #define TZPCR0SIZE_BASE (TZPC_BASE)
181 #define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
182 #define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
183 #define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
184 #define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
185 #define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
186 #define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
187 #define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
188 #define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
189 #define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
191 #define SRDS_MAX_LANES 4
192 #define SRDS_BITS_PER_LANE 4
194 #define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
195 #define SYS_FSL_OCRAM_SPACE_SIZE 0x00200000 /* 2M */
196 #define CONFIG_SYS_FSL_OCRAM_SIZE 0x00040000 /* Real size 256K */
198 /* Generic Interrupt Controller Definitions */
199 #define GICD_BASE 0x06000000
200 #define GICR_BASE 0x06040000
202 /* SMMU Definitions */
203 #define SMMU_BASE 0x05000000 /* GR0 Base */
206 #define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
207 #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
210 #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
214 #elif defined(CONFIG_FSL_LSCH2)
215 #define CONFIG_SYS_FSL_OCRAM_BASE 0x10000000 /* initial RAM */
216 #define SYS_FSL_OCRAM_SPACE_SIZE 0x00200000 /* 2M space */
217 #define CONFIG_SYS_FSL_OCRAM_SIZE 0x00020000 /* Real size 128K */
219 #define DCSR_DCFG_SBEESR2 0x20140534
220 #define DCSR_DCFG_MBEESR2 0x20140544
222 #define CONFIG_SYS_FSL_WDOG_BE
223 #define CONFIG_SYS_FSL_DSPI_BE
226 #ifdef CONFIG_ARCH_LS1043A
227 #define CONFIG_SYS_FSL_QMAN_V3
228 #define CONFIG_SYS_NUM_FMAN 1
229 #define CONFIG_SYS_NUM_FM1_DTSEC 7
230 #define CONFIG_SYS_NUM_FM1_10GEC 1
231 #define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
232 #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
234 #define QE_MURAM_SIZE 0x6000UL
235 #define MAX_QE_RISC 1
236 #define QE_NUM_OF_SNUM 28
238 /* SMMU Defintions */
239 #define SMMU_BASE 0x09000000
241 /* Generic Interrupt Controller Definitions */
242 #define GICD_BASE 0x01401000
243 #define GICC_BASE 0x01402000
244 #define GICH_BASE 0x01404000
245 #define GICV_BASE 0x01406000
246 #define GICD_SIZE 0x1000
247 #define GICC_SIZE 0x2000
248 #define GICH_SIZE 0x2000
249 #define GICV_SIZE 0x2000
250 #ifdef CONFIG_HAS_FEATURE_GIC64K_ALIGN
251 #define GICD_BASE_64K 0x01410000
252 #define GICC_BASE_64K 0x01420000
253 #define GICH_BASE_64K 0x01440000
254 #define GICV_BASE_64K 0x01460000
255 #define GICD_SIZE_64K 0x10000
256 #define GICC_SIZE_64K 0x20000
257 #define GICH_SIZE_64K 0x20000
258 #define GICV_SIZE_64K 0x20000
261 #define DCFG_CCSR_SVR 0x1ee00a4
264 #define GIC_ADDR_BIT 31
265 #define SCFG_GIC400_ALIGN 0x1570188
267 #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
269 #elif defined(CONFIG_ARCH_LS1012A)
270 #define GICD_BASE 0x01401000
271 #define GICC_BASE 0x01402000
272 #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
273 #define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
274 #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
276 #elif defined(CONFIG_ARCH_LS1046A)
277 #define CONFIG_SYS_FSL_QMAN_V3
278 #define CONFIG_SYS_NUM_FMAN 1
279 #define CONFIG_SYS_NUM_FM1_DTSEC 8
280 #define CONFIG_SYS_NUM_FM1_10GEC 2
281 #define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
282 #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
284 /* SMMU Defintions */
285 #define SMMU_BASE 0x09000000
287 /* Generic Interrupt Controller Definitions */
288 #define GICD_BASE 0x01410000
289 #define GICC_BASE 0x01420000
291 #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
293 #error SoC not defined
297 #endif /* _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_ */