1 // SPDX-License-Identifier: GPL-2.0+
3 * dts file for Xilinx ZynqMP ZCU102 RevA
5 * (C) Copyright 2015 - 2018, Xilinx, Inc.
7 * Michal Simek <michal.simek@xilinx.com>
12 #include "zynqmp.dtsi"
13 #include "zynqmp-clk-ccf.dtsi"
14 #include <dt-bindings/input/input.h>
15 #include <dt-bindings/gpio/gpio.h>
16 #include <dt-bindings/phy/phy.h>
19 model = "ZynqMP ZCU102 RevA";
20 compatible = "xlnx,zynqmp-zcu102-revA", "xlnx,zynqmp-zcu102", "xlnx,zynqmp";
37 bootargs = "earlycon";
38 stdout-path = "serial0:115200n8";
42 device_type = "memory";
43 reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>;
47 compatible = "gpio-keys";
51 gpios = <&gpio 22 GPIO_ACTIVE_HIGH>;
52 linux,code = <KEY_DOWN>;
59 compatible = "gpio-leds";
62 gpios = <&gpio 23 GPIO_ACTIVE_HIGH>;
63 linux,default-trigger = "heartbeat";
110 phy-handle = <&phy0>;
111 phy-mode = "rgmii-id";
114 ti,rx-internal-delay = <0x8>;
115 ti,tx-internal-delay = <0xa>;
116 ti,fifo-depth = <0x1>;
130 clock-frequency = <400000>;
132 tca6416_u97: gpio@20 {
133 compatible = "ti,tca6416";
140 * 0 - PS_GTR_LAN_SEL0
141 * 1 - PS_GTR_LAN_SEL1
142 * 2 - PS_GTR_LAN_SEL2
143 * 3 - PS_GTR_LAN_SEL3
144 * 4 - PCI_CLK_DIR_SEL
145 * 5 - IIC_MUX_RESET_B
146 * 6 - GEM3_EXP_RESET_B
147 * 7, 10 - 17 - not connected
153 output-low; /* PCIE = 0, DP = 1 */
159 output-high; /* PCIE = 0, DP = 1 */
165 output-high; /* PCIE = 0, USB0 = 1 */
171 output-high; /* PCIE = 0, SATA = 1 */
176 tca6416_u61: gpio@21 {
177 compatible = "ti,tca6416";
188 * 4 - MIO26_PMU_INPUT_LS
191 * 7 - MAXIM_PMBUS_ALERT
192 * 10 - PL_DDR4_VTERM_EN
193 * 11 - PL_DDR4_VPP_2V5_EN
194 * 12 - PS_DIMM_VDDQ_TO_PSVCCO_ON
195 * 13 - PS_DIMM_SUSPEND_EN
196 * 14 - PS_DDR4_VTERM_EN
197 * 15 - PS_DDR4_VPP_2V5_EN
198 * 16 - 17 - not connected
202 i2c-mux@75 { /* u60 */
203 compatible = "nxp,pca9544";
204 #address-cells = <1>;
208 #address-cells = <1>;
212 ina226@40 { /* u76 */
213 compatible = "ti,ina226";
215 shunt-resistor = <5000>;
217 ina226@41 { /* u77 */
218 compatible = "ti,ina226";
220 shunt-resistor = <5000>;
222 ina226@42 { /* u78 */
223 compatible = "ti,ina226";
225 shunt-resistor = <5000>;
227 ina226@43 { /* u87 */
228 compatible = "ti,ina226";
230 shunt-resistor = <5000>;
232 ina226@44 { /* u85 */
233 compatible = "ti,ina226";
235 shunt-resistor = <5000>;
237 ina226@45 { /* u86 */
238 compatible = "ti,ina226";
240 shunt-resistor = <5000>;
242 ina226@46 { /* u93 */
243 compatible = "ti,ina226";
245 shunt-resistor = <5000>;
247 ina226@47 { /* u88 */
248 compatible = "ti,ina226";
250 shunt-resistor = <5000>;
252 ina226@4a { /* u15 */
253 compatible = "ti,ina226";
255 shunt-resistor = <5000>;
257 ina226@4b { /* u92 */
258 compatible = "ti,ina226";
260 shunt-resistor = <5000>;
264 #address-cells = <1>;
268 ina226@40 { /* u79 */
269 compatible = "ti,ina226";
271 shunt-resistor = <2000>;
273 ina226@41 { /* u81 */
274 compatible = "ti,ina226";
276 shunt-resistor = <5000>;
278 ina226@42 { /* u80 */
279 compatible = "ti,ina226";
281 shunt-resistor = <5000>;
283 ina226@43 { /* u84 */
284 compatible = "ti,ina226";
286 shunt-resistor = <5000>;
288 ina226@44 { /* u16 */
289 compatible = "ti,ina226";
291 shunt-resistor = <5000>;
293 ina226@45 { /* u65 */
294 compatible = "ti,ina226";
296 shunt-resistor = <5000>;
298 ina226@46 { /* u74 */
299 compatible = "ti,ina226";
301 shunt-resistor = <5000>;
303 ina226@47 { /* u75 */
304 compatible = "ti,ina226";
306 shunt-resistor = <5000>;
310 #address-cells = <1>;
313 /* MAXIM_PMBUS - 00 */
314 max15301@a { /* u46 */
315 compatible = "maxim,max15301";
318 max15303@b { /* u4 */
319 compatible = "maxim,max15303";
322 max15303@10 { /* u13 */
323 compatible = "maxim,max15303";
326 max15301@13 { /* u47 */
327 compatible = "maxim,max15301";
330 max15303@14 { /* u7 */
331 compatible = "maxim,max15303";
334 max15303@15 { /* u6 */
335 compatible = "maxim,max15303";
338 max15303@16 { /* u10 */
339 compatible = "maxim,max15303";
342 max15303@17 { /* u9 */
343 compatible = "maxim,max15303";
346 max15301@18 { /* u63 */
347 compatible = "maxim,max15301";
350 max15303@1a { /* u49 */
351 compatible = "maxim,max15303";
354 max15303@1d { /* u18 */
355 compatible = "maxim,max15303";
358 max15303@20 { /* u8 */
359 compatible = "maxim,max15303";
360 status = "disabled"; /* unreachable */
364 max20751@72 { /* u95 */
365 compatible = "maxim,max20751";
368 max20751@73 { /* u96 */
369 compatible = "maxim,max20751";
373 /* Bus 3 is not connected */
379 clock-frequency = <400000>;
381 /* PL i2c via PCA9306 - u45 */
382 i2c-mux@74 { /* u34 */
383 compatible = "nxp,pca9548";
384 #address-cells = <1>;
388 #address-cells = <1>;
392 * IIC_EEPROM 1kB memory which uses 256B blocks
393 * where every block has different address.
394 * 0 - 256B address 0x54
395 * 256B - 512B address 0x55
396 * 512B - 768B address 0x56
397 * 768B - 1024B address 0x57
399 eeprom: eeprom@54 { /* u23 */
400 compatible = "atmel,24c08";
405 #address-cells = <1>;
408 si5341: clock-generator@36 { /* SI5341 - u69 */
409 compatible = "silabs,si5341";
415 #address-cells = <1>;
418 si570_1: clock-generator@5d { /* USER SI570 - u42 */
420 compatible = "silabs,si570";
422 temperature-stability = <50>;
423 factory-fout = <300000000>;
424 clock-frequency = <300000000>;
428 #address-cells = <1>;
431 si570_2: clock-generator@5d { /* USER MGT SI570 - u56 */
433 compatible = "silabs,si570";
435 temperature-stability = <50>; /* copy from zc702 */
436 factory-fout = <156250000>;
437 clock-frequency = <148500000>;
441 #address-cells = <1>;
444 si5328: clock-generator@69 {/* SI5328 - u20 */
445 compatible = "silabs,si5328";
448 * Chip has interrupt present connected to PL
449 * interrupt-parent = <&>;
454 /* 5 - 7 unconnected */
458 compatible = "nxp,pca9548"; /* u135 */
459 #address-cells = <1>;
464 #address-cells = <1>;
470 #address-cells = <1>;
476 #address-cells = <1>;
482 #address-cells = <1>;
503 #address-cells = <1>;
509 #address-cells = <1>;
515 #address-cells = <1>;
521 #address-cells = <1>;
537 compatible = "m25p80", "spi-flash"; /* 32MB */
538 #address-cells = <1>;
541 spi-tx-bus-width = <1>;
542 spi-rx-bus-width = <4>; /* FIXME also DUAL configuration possible */
543 spi-max-frequency = <108000000>; /* Based on DC1 spec */
544 partition@qspi-fsbl-uboot { /* for testing purpose */
545 label = "qspi-fsbl-uboot";
546 reg = <0x0 0x100000>;
548 partition@qspi-linux { /* for testing purpose */
549 label = "qspi-linux";
550 reg = <0x100000 0x500000>;
552 partition@qspi-device-tree { /* for testing purpose */
553 label = "qspi-device-tree";
554 reg = <0x600000 0x20000>;
556 partition@qspi-rootfs { /* for testing purpose */
557 label = "qspi-rootfs";
558 reg = <0x620000 0x5E0000>;
569 /* SATA OOB timing settings */
570 ceva,p0-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
571 ceva,p0-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
572 ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
573 ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
574 ceva,p1-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
575 ceva,p1-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
576 ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
577 ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
578 phy-names = "sata-phy";
579 phys = <&lane3 PHY_TYPE_SATA 1 1 125000000>;
582 /* SD1 with level shifter */
585 no-1-8-v; /* for 1.0 silicon */
601 /* ULPI SMSC USB3320 */
609 snps,usb3_lpm_capable;
610 phy-names = "usb3-phy";
611 phys = <&lane2 PHY_TYPE_USB3 0 2 26000000>;
612 maximum-speed = "super-speed";
657 &xlnx_dp_snd_codec0 {