2 * dts file for Xilinx ZynqMP zc1751-xm015-dc1
4 * (C) Copyright 2015, Xilinx, Inc.
6 * Michal Simek <michal.simek@xilinx.com>
8 * SPDX-License-Identifier: GPL-2.0+
13 #include "zynqmp.dtsi"
14 #include "zynqmp-clk-ccf.dtsi"
17 model = "ZynqMP zc1751-xm015-dc1 RevA";
18 compatible = "xlnx,zynqmp-zc1751", "xlnx,zynqmp";
33 bootargs = "earlycon";
34 stdout-path = "serial0:115200n8";
38 device_type = "memory";
39 reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>;
43 /* fpd_dma clk 667MHz, lpd_dma 500MHz */
79 phy-mode = "rgmii-id";
95 clock-frequency = <400000>;
97 compatible = "at,24c64"; /* 24AA64 */
105 compatible = "m25p80"; /* Micron MT25QU512ABB8ESF */
106 #address-cells = <1>;
109 spi-tx-bus-width = <1>;
110 spi-rx-bus-width = <4>;
111 spi-max-frequency = <108000000>; /* Based on DC1 spec */
112 partition@qspi-fsbl-uboot { /* for testing purpose */
113 label = "qspi-fsbl-uboot";
114 reg = <0x0 0x100000>;
116 partition@qspi-linux { /* for testing purpose */
117 label = "qspi-linux";
118 reg = <0x100000 0x500000>;
120 partition@qspi-device-tree { /* for testing purpose */
121 label = "qspi-device-tree";
122 reg = <0x600000 0x20000>;
124 partition@qspi-rootfs { /* for testing purpose */
125 label = "qspi-rootfs";
126 reg = <0x620000 0x5E0000>;
137 /* SATA phy OOB timing settings */
138 ceva,p0-cominit-params = /bits/ 8 <0x1B 0x4D 0x18 0x28>;
139 ceva,p0-comwake-params = /bits/ 8 <0x06 0x19 0x08 0x0E>;
140 ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
141 ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
142 ceva,p1-cominit-params = /bits/ 8 <0x1B 0x4D 0x18 0x28>;
143 ceva,p1-comwake-params = /bits/ 8 <0x06 0x19 0x08 0x0E>;
144 ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
145 ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
155 /* SD1 with level shifter */
158 no-1-8-v; /* for 1.0 silicon */
166 /* ULPI SMSC USB3320 */
201 &xlnx_dp_snd_codec0 {