1 // SPDX-License-Identifier: GPL-2.0+
3 * dts file for Xilinx ZynqMP Mini Configuration
5 * (C) Copyright 2018, Xilinx, Inc.
7 * Siva Durga Prasad <siva.durga.paladugu@xilinx.com>
13 model = "ZynqMP MINI EMMC1";
14 compatible = "xlnx,zynqmp";
24 stdout-path = "serial0:115200n8";
28 device_type = "memory";
29 reg = <0x0 0x0 0x0 0x20000000>;
33 compatible = "arm,dcc";
39 compatible = "fixed-clock";
41 clock-frequency = <200000000>;
45 zynqmp_firmware: zynqmp-firmware {
46 compatible = "xlnx,zynqmp-firmware";
47 #power-domain-cells = <1>;
51 zynqmp_power: zynqmp-power {
53 compatible = "xlnx,zynqmp-power";
54 mboxes = <&ipi_mailbox_pmu1 0>,
55 <&ipi_mailbox_pmu1 1>;
56 mbox-names = "tx", "rx";
61 zynqmp_ipi: zynqmp_ipi {
63 compatible = "xlnx,zynqmp-ipi-mailbox";
69 ipi_mailbox_pmu1: mailbox@ff990400 {
71 reg = <0x0 0xff9905c0 0x0 0x20>,
72 <0x0 0xff9905e0 0x0 0x20>,
73 <0x0 0xff990e80 0x0 0x20>,
74 <0x0 0xff990ea0 0x0 0x20>;
75 reg-names = "local_request_region",
76 "local_response_region",
77 "remote_request_region",
78 "remote_response_region";
85 compatible = "simple-bus";
90 sdhci1: sdhci@ff170000 {
92 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
96 reg = <0x0 0xff170000 0x0 0x1000>;
97 clock-names = "clk_xin", "clk_ahb";
98 clocks = <&clk_xin &clk_xin>;