1 // SPDX-License-Identifier: GPL-2.0+
3 * Clock specification for Xilinx ZynqMP
5 * (C) Copyright 2017, Xilinx, Inc.
7 * Michal Simek <michal.simek@xilinx.com>
13 compatible = "xlnx,fclk";
19 compatible = "xlnx,fclk";
25 compatible = "xlnx,fclk";
31 compatible = "xlnx,fclk";
35 pss_ref_clk: pss_ref_clk {
37 compatible = "fixed-clock";
39 clock-frequency = <33333333>;
42 video_clk: video_clk {
44 compatible = "fixed-clock";
46 clock-frequency = <27000000>;
49 pss_alt_ref_clk: pss_alt_ref_clk {
51 compatible = "fixed-clock";
53 clock-frequency = <0>;
56 gt_crx_ref_clk: gt_crx_ref_clk {
58 compatible = "fixed-clock";
60 clock-frequency = <108000000>;
63 aux_ref_clk: aux_ref_clk {
65 compatible = "fixed-clock";
67 clock-frequency = <27000000>;
73 compatible = "xlnx,zynqmp-clkc";
74 clocks = <&pss_ref_clk>, <&video_clk>, <&pss_alt_ref_clk>, <&aux_ref_clk>, <>_crx_ref_clk>;
75 clock-names = "pss_ref_clk", "video_clk", "pss_alt_ref_clk", "aux_ref_clk", "gt_crx_ref_clk";
76 clock-output-names = "iopll", "rpll", "apll", "dpll",
77 "vpll", "iopll_to_fpd", "rpll_to_fpd",
78 "apll_to_lpd", "dpll_to_lpd", "vpll_to_lpd",
79 "acpu", "acpu_half", "dbf_fpd", "dbf_lpd",
80 "dbg_trace", "dbg_tstmp", "dp_video_ref",
81 "dp_audio_ref", "dp_stc_ref", "gdma_ref",
82 "dpdma_ref", "ddr_ref", "sata_ref", "pcie_ref",
83 "gpu_ref", "gpu_pp0_ref", "gpu_pp1_ref",
84 "topsw_main", "topsw_lsbus", "gtgref0_ref",
85 "lpd_switch", "lpd_lsbus", "usb0_bus_ref",
86 "usb1_bus_ref", "usb3_dual_ref", "usb0",
87 "usb1", "cpu_r5", "cpu_r5_core", "csu_spb",
88 "csu_pll", "pcap", "iou_switch", "gem_tsu_ref",
89 "gem_tsu", "gem0_ref", "gem1_ref", "gem2_ref",
90 "gem3_ref", "gem0_tx", "gem1_tx", "gem2_tx",
91 "gem3_tx", "qspi_ref", "sdio0_ref", "sdio1_ref",
92 "uart0_ref", "uart1_ref", "spi0_ref",
93 "spi1_ref", "nand_ref", "i2c0_ref", "i2c1_ref",
94 "can0_ref", "can1_ref", "can0", "can1",
95 "dll_ref", "adma_ref", "timestamp_ref",
96 "ams_ref", "pl0", "pl1", "pl2", "pl3", "wdt";
100 compatible = "fixed-clock";
102 clock-frequency = <100000000>;
103 clock-accuracy = <100>;
108 clocks = <&clkc 63>, <&clkc 31>;
112 clocks = <&clkc 64>, <&clkc 31>;
120 clocks = <&clkc 19>, <&clkc 31>;
124 clocks = <&clkc 19>, <&clkc 31>;
128 clocks = <&clkc 19>, <&clkc 31>;
132 clocks = <&clkc 19>, <&clkc 31>;
136 clocks = <&clkc 19>, <&clkc 31>;
140 clocks = <&clkc 19>, <&clkc 31>;
144 clocks = <&clkc 19>, <&clkc 31>;
148 clocks = <&clkc 19>, <&clkc 31>;
152 clocks = <&clkc 24>, <&clkc 25>, <&clkc 26>;
156 clocks = <&clkc 68>, <&clkc 31>;
160 clocks = <&clkc 68>, <&clkc 31>;
164 clocks = <&clkc 68>, <&clkc 31>;
168 clocks = <&clkc 68>, <&clkc 31>;
172 clocks = <&clkc 68>, <&clkc 31>;
176 clocks = <&clkc 68>, <&clkc 31>;
180 clocks = <&clkc 68>, <&clkc 31>;
184 clocks = <&clkc 68>, <&clkc 31>;
188 clocks = <&clkc 60>, <&clkc 31>;
192 clocks = <&clkc 31>, <&clkc 49>, <&clkc 45>, <&clkc 49>, <&clkc 44>;
193 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
197 clocks = <&clkc 31>, <&clkc 50>, <&clkc 46>, <&clkc 50>, <&clkc 44>;
198 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
202 clocks = <&clkc 31>, <&clkc 51>, <&clkc 47>, <&clkc 51>, <&clkc 44>;
203 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
207 clocks = <&clkc 31>, <&clkc 52>, <&clkc 48>, <&clkc 52>, <&clkc 44>;
208 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
228 clocks = <&clkc 53>, <&clkc 31>;
236 clocks = <&clkc 54>, <&clkc 31>;
240 clocks = <&clkc 55>, <&clkc 31>;
244 clocks = <&clkc 58>, <&clkc 31>;
248 clocks = <&clkc 59>, <&clkc 31>;
252 clocks = <&clkc 56>, <&clkc 31>;
256 clocks = <&clkc 57>, <&clkc 31>;
260 clocks = <&clkc 32>, <&clkc 34>;
264 clocks = <&clkc 33>, <&clkc 34>;
280 clocks = <&dp_aclk>, <&clkc 17>;
287 &xlnx_dp_snd_codec0 {