1 // SPDX-License-Identifier: GPL-2.0+
3 * Xilinx CSE NAND board DTS
5 * Copyright (C) 2018 Xilinx, Inc.
12 model = "Zynq CSE NAND Board";
13 compatible = "xlnx,zynq-cse-nand", "xlnx,zynq-7000";
20 device_type = "memory";
25 stdout-path = "serial0:115200n8";
29 compatible = "arm,dcc";
36 compatible = "simple-bus";
41 smcc: memory-controller@e000e000 {
44 clock-names = "memclk", "apb_pclk";
45 clocks = <&clkc 11>, <&clkc 44>;
46 compatible = "arm,pl353-smc-r2p1", "arm,primecell";
48 reg = <0xe000e000 0x1000>;
50 nand0: flash@e1000000 {
51 compatible = "arm,pl353-nand-r2p1";
52 reg = <0xe1000000 0x1000000>;
60 compatible = "xlnx,zynq-slcr", "syscon", "simple-bus";
61 reg = <0xF8000000 0x1000>;
66 compatible = "xlnx,ps7-clkc";
67 clock-output-names = "armpll", "ddrpll",
69 "cpu_3or2x", "cpu_2x", "cpu_1x",
70 "ddr2x", "ddr3x", "dci",
71 "lqspi", "smc", "pcap", "gem0",
72 "gem1", "fclk0", "fclk1",
73 "fclk2", "fclk3", "can0",
74 "can1", "sdio0", "sdio1",
75 "uart0", "uart1", "spi0",
76 "spi1", "dma", "usb0_aper",
77 "usb1_aper", "gem0_aper",
78 "gem1_aper", "sdio0_aper",
79 "sdio1_aper", "spi0_aper",
80 "spi1_aper", "can0_aper",
81 "can1_aper", "i2c0_aper",
82 "i2c1_aper", "uart0_aper",
83 "uart1_aper", "gpio_aper",
84 "lqspi_aper", "smc_aper",
85 "swdt", "dbg_trc", "dbg_apb";