2 * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
3 * Author(s): Patrice Chotard, <patrice.chotard@st.com> for STMicroelectronics.
5 * SPDX-License-Identifier: GPL-2.0+
8 #include <dt-bindings/memory/stm32-sdram.h>
15 /* Aliases for gpios so as to use sequence */
36 compatible = "st,stm32-fmc";
37 reg = <0xA0000000 0x1000>;
38 clocks = <&rcc 0 STM32F4_AHB3_CLOCK(FMC)>;
39 pinctrl-0 = <&fmc_pins>;
40 pinctrl-names = "default";
44 * Memory configuration from sdram datasheet
48 st,sdram-control = /bits/ 8 <NO_COL_8
56 st,sdram-timing = /bits/ 8 <TMRD_3
62 st,sdram-refcount = < 1386 >;
89 compatible = "st,stm32-gpio";
94 compatible = "st,stm32-gpio";
99 compatible = "st,stm32-gpio";
104 compatible = "st,stm32-gpio";
109 compatible = "st,stm32-gpio";
114 compatible = "st,stm32-gpio";
119 compatible = "st,stm32-gpio";
124 compatible = "st,stm32-gpio";
129 compatible = "st,stm32-gpio";
134 compatible = "st,stm32-gpio";
139 compatible = "st,stm32-gpio";
144 usart1_pins_a: usart1@0 {
158 pinmux = <STM32_PINMUX('D',10, AF12)>, /* D15 */
159 <STM32_PINMUX('D', 9, AF12)>, /* D14 */
160 <STM32_PINMUX('D', 8, AF12)>, /* D13 */
161 <STM32_PINMUX('E',15, AF12)>, /* D12 */
162 <STM32_PINMUX('E',14, AF12)>, /* D11 */
163 <STM32_PINMUX('E',13, AF12)>, /* D10 */
164 <STM32_PINMUX('E',12, AF12)>, /* D09 */
165 <STM32_PINMUX('E',11, AF12)>, /* D08 */
166 <STM32_PINMUX('E',10, AF12)>, /* D07 */
167 <STM32_PINMUX('E', 9, AF12)>, /* D06 */
168 <STM32_PINMUX('E', 8, AF12)>, /* D05 */
169 <STM32_PINMUX('E', 7, AF12)>, /* D04 */
170 <STM32_PINMUX('D', 1, AF12)>, /* D03 */
171 <STM32_PINMUX('D', 0, AF12)>, /* D02 */
172 <STM32_PINMUX('D',15, AF12)>, /* D01 */
173 <STM32_PINMUX('D',14, AF12)>, /* D00 */
175 <STM32_PINMUX('E', 0, AF12)>, /* NBL0 */
176 <STM32_PINMUX('E', 1, AF12)>, /* NBL1 */
178 <STM32_PINMUX('G', 5, AF12)>, /* BA1 */
179 <STM32_PINMUX('G', 4, AF12)>, /* BA0 */
181 <STM32_PINMUX('G', 1, AF12)>, /* A11 */
182 <STM32_PINMUX('G', 0, AF12)>, /* A10 */
183 <STM32_PINMUX('F',15, AF12)>, /* A09 */
184 <STM32_PINMUX('F',14, AF12)>, /* A08 */
185 <STM32_PINMUX('F',13, AF12)>, /* A07 */
186 <STM32_PINMUX('F',12, AF12)>, /* A06 */
187 <STM32_PINMUX('F', 5, AF12)>, /* A05 */
188 <STM32_PINMUX('F', 4, AF12)>, /* A04 */
189 <STM32_PINMUX('F', 3, AF12)>, /* A03 */
190 <STM32_PINMUX('F', 2, AF12)>, /* A02 */
191 <STM32_PINMUX('F', 1, AF12)>, /* A01 */
192 <STM32_PINMUX('F', 0, AF12)>, /* A00 */
194 <STM32_PINMUX('B', 6, AF12)>, /* SDNE1 */
195 <STM32_PINMUX('C', 0, AF12)>, /* SDNWE */
196 <STM32_PINMUX('F',11, AF12)>, /* SDNRAS */
197 <STM32_PINMUX('G',15, AF12)>, /* SDNCAS */
198 <STM32_PINMUX('B', 5, AF12)>, /* SDCKE1 */
199 <STM32_PINMUX('G', 8, AF12)>; /* SDCLK */