2 * Device Tree Include file for Marvell Armada 375 family SoC
4 * Copyright (C) 2014 Marvell
6 * Gregory CLEMENT <gregory.clement@free-electrons.com>
7 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9 * This file is dual-licensed: you can use it either under the terms
10 * of the GPL or the X11 license, at your option. Note that this dual
11 * licensing only applies to this file, and not this project as a
14 * a) This file is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of the
17 * License, or (at your option) any later version.
19 * This file is distributed in the hope that it will be useful
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
26 * b) Permission is hereby granted, free of charge, to any person
27 * obtaining a copy of this software and associated documentation
28 * files (the "Software"), to deal in the Software without
29 * restriction, including without limitation the rights to use
30 * copy, modify, merge, publish, distribute, sublicense, and/or
31 * sell copies of the Software, and to permit persons to whom the
32 * Software is furnished to do so, subject to the following
35 * The above copyright notice and this permission notice shall be
36 * included in all copies or substantial portions of the Software.
38 * THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
39 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
40 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
41 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
42 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
43 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
44 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
45 * OTHER DEALINGS IN THE SOFTWARE.
48 #include "skeleton.dtsi"
49 #include <dt-bindings/interrupt-controller/arm-gic.h>
50 #include <dt-bindings/interrupt-controller/irq.h>
51 #include <dt-bindings/phy/phy.h>
53 #define MBUS_ID(target,attributes) (((target) << 24) | ((attributes) << 16))
56 model = "Marvell Armada 375 family SoC";
57 compatible = "marvell,armada375";
68 /* 2 GHz fixed main PLL */
70 compatible = "fixed-clock";
72 clock-frequency = <1000000000>;
74 /* 25 MHz reference crystal */
76 compatible = "fixed-clock";
78 clock-frequency = <25000000>;
85 enable-method = "marvell,armada-375-smp";
89 compatible = "arm,cortex-a9";
94 compatible = "arm,cortex-a9";
100 compatible = "arm,cortex-a9-pmu";
101 interrupts-extended = <&mpic 3>;
105 compatible = "marvell,armada375-mbus", "simple-bus";
106 #address-cells = <2>;
108 controller = <&mbusc>;
109 interrupt-parent = <&gic>;
110 pcie-mem-aperture = <0xe0000000 0x8000000>;
111 pcie-io-aperture = <0xe8000000 0x100000>;
114 compatible = "marvell,bootrom";
115 reg = <MBUS_ID(0x01, 0x1d) 0 0x100000>;
119 compatible = "marvell,mvebu-devbus";
120 reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>;
121 ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>;
122 #address-cells = <1>;
124 clocks = <&coreclk 0>;
129 compatible = "marvell,mvebu-devbus";
130 reg = <MBUS_ID(0xf0, 0x01) 0x10408 0x8>;
131 ranges = <0 MBUS_ID(0x01, 0x3e) 0 0xffffffff>;
132 #address-cells = <1>;
134 clocks = <&coreclk 0>;
139 compatible = "marvell,mvebu-devbus";
140 reg = <MBUS_ID(0xf0, 0x01) 0x10410 0x8>;
141 ranges = <0 MBUS_ID(0x01, 0x3d) 0 0xffffffff>;
142 #address-cells = <1>;
144 clocks = <&coreclk 0>;
149 compatible = "marvell,mvebu-devbus";
150 reg = <MBUS_ID(0xf0, 0x01) 0x10418 0x8>;
151 ranges = <0 MBUS_ID(0x01, 0x3b) 0 0xffffffff>;
152 #address-cells = <1>;
154 clocks = <&coreclk 0>;
159 compatible = "marvell,mvebu-devbus";
160 reg = <MBUS_ID(0xf0, 0x01) 0x10420 0x8>;
161 ranges = <0 MBUS_ID(0x01, 0x37) 0 0xffffffff>;
162 #address-cells = <1>;
164 clocks = <&coreclk 0>;
169 compatible = "simple-bus";
170 #address-cells = <1>;
172 ranges = <0 MBUS_ID(0xf0, 0x01) 0 0x100000>;
174 L2: cache-controller@8000 {
175 compatible = "arm,pl310-cache";
176 reg = <0x8000 0x1000>;
179 arm,double-linefill-incr = <1>;
180 arm,double-linefill-wrap = <0>;
181 arm,double-linefill = <1>;
186 compatible = "arm,cortex-a9-scu";
191 compatible = "arm,cortex-a9-twd-timer";
193 interrupts = <GIC_PPI 13 (IRQ_TYPE_EDGE_RISING | GIC_CPU_MASK_SIMPLE(2))>;
194 clocks = <&coreclk 2>;
197 gic: interrupt-controller@d000 {
198 compatible = "arm,cortex-a9-gic";
199 #interrupt-cells = <3>;
201 interrupt-controller;
202 reg = <0xd000 0x1000>,
207 #address-cells = <1>;
209 compatible = "marvell,orion-mdio";
211 clocks = <&gateclk 19>;
214 /* Network controller */
216 compatible = "marvell,armada-375-pp2";
217 reg = <0xf0000 0xa000>, /* Packet Processor regs */
218 <0xc0000 0x3060>, /* LMS regs */
219 <0xc4000 0x100>, /* eth0 regs */
220 <0xc5000 0x100>; /* eth1 regs */
221 clocks = <&gateclk 3>, <&gateclk 19>;
222 clock-names = "pp_clk", "gop_clk";
226 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
232 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
239 compatible = "marvell,orion-rtc";
240 reg = <0x10300 0x20>;
241 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
245 compatible = "marvell,armada-375-spi",
247 reg = <0x10600 0x50>;
248 #address-cells = <1>;
251 interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
252 clocks = <&coreclk 0>;
257 compatible = "marvell,armada-375-spi",
259 reg = <0x10680 0x50>;
260 #address-cells = <1>;
263 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
264 clocks = <&coreclk 0>;
269 compatible = "marvell,mv64xxx-i2c";
270 reg = <0x11000 0x20>;
271 #address-cells = <1>;
273 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
275 clocks = <&coreclk 0>;
280 compatible = "marvell,mv64xxx-i2c";
281 reg = <0x11100 0x20>;
282 #address-cells = <1>;
284 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
286 clocks = <&coreclk 0>;
290 uart0: serial@12000 {
291 compatible = "snps,dw-apb-uart";
292 reg = <0x12000 0x100>;
294 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
296 clocks = <&coreclk 0>;
300 uart1: serial@12100 {
301 compatible = "snps,dw-apb-uart";
302 reg = <0x12100 0x100>;
304 interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
306 clocks = <&coreclk 0>;
311 compatible = "marvell,mv88f6720-pinctrl";
312 reg = <0x18000 0x24>;
314 i2c0_pins: i2c0-pins {
315 marvell,pins = "mpp14", "mpp15";
316 marvell,function = "i2c0";
319 i2c1_pins: i2c1-pins {
320 marvell,pins = "mpp61", "mpp62";
321 marvell,function = "i2c1";
324 nand_pins: nand-pins {
325 marvell,pins = "mpp0", "mpp1", "mpp2",
326 "mpp3", "mpp4", "mpp5",
327 "mpp6", "mpp7", "mpp8",
328 "mpp9", "mpp10", "mpp11",
330 marvell,function = "nand";
333 sdio_pins: sdio-pins {
334 marvell,pins = "mpp24", "mpp25", "mpp26",
335 "mpp27", "mpp28", "mpp29";
336 marvell,function = "sd";
339 spi0_pins: spi0-pins {
340 marvell,pins = "mpp0", "mpp1", "mpp4",
341 "mpp5", "mpp8", "mpp9";
342 marvell,function = "spi0";
347 compatible = "marvell,orion-gpio";
348 reg = <0x18100 0x40>;
352 interrupt-controller;
353 #interrupt-cells = <2>;
354 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
355 <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
356 <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
357 <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
361 compatible = "marvell,orion-gpio";
362 reg = <0x18140 0x40>;
366 interrupt-controller;
367 #interrupt-cells = <2>;
368 interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
369 <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
370 <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
371 <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
375 compatible = "marvell,orion-gpio";
376 reg = <0x18180 0x40>;
380 interrupt-controller;
381 #interrupt-cells = <2>;
382 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
385 systemc: system-controller@18200 {
386 compatible = "marvell,armada-375-system-controller";
387 reg = <0x18200 0x100>;
391 gateclk: clock-gating-control@18220 {
392 compatible = "marvell,armada-375-gating-clock";
394 clocks = <&coreclk 0>;
398 usbcluster: usb-cluster@18400 {
399 compatible = "marvell,armada-375-usb-cluster";
404 mbusc: mbus-controller@20000 {
405 compatible = "marvell,mbus-controller";
406 reg = <0x20000 0x100>, <0x20180 0x20>;
409 mpic: interrupt-controller@20a00 {
410 compatible = "marvell,mpic";
411 reg = <0x20a00 0x2d0>, <0x21070 0x58>;
412 #interrupt-cells = <1>;
414 interrupt-controller;
416 interrupts = <GIC_PPI 15 IRQ_TYPE_LEVEL_HIGH>;
419 timer1: timer@20300 {
420 compatible = "marvell,armada-375-timer", "marvell,armada-370-timer";
421 reg = <0x20300 0x30>, <0x21040 0x30>;
422 interrupts-extended = <&gic GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
423 <&gic GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
424 <&gic GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
425 <&gic GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
428 clocks = <&coreclk 0>, <&refclk>;
429 clock-names = "nbclk", "fixed";
433 compatible = "marvell,armada-375-wdt";
434 reg = <0x20300 0x34>, <0x20704 0x4>, <0x18254 0x4>;
435 clocks = <&coreclk 0>, <&refclk>;
436 clock-names = "nbclk", "fixed";
440 compatible = "marvell,armada-370-cpu-reset";
441 reg = <0x20800 0x10>;
444 coherency-fabric@21010 {
445 compatible = "marvell,armada-375-coherency-fabric";
446 reg = <0x21010 0x1c>;
450 compatible = "marvell,orion-ehci";
451 reg = <0x50000 0x500>;
452 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
453 clocks = <&gateclk 18>;
454 phys = <&usbcluster PHY_TYPE_USB2>;
460 compatible = "marvell,orion-ehci";
461 reg = <0x54000 0x500>;
462 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
463 clocks = <&gateclk 26>;
468 compatible = "marvell,armada-375-xhci";
469 reg = <0x58000 0x20000>,<0x5b880 0x80>;
470 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
471 clocks = <&gateclk 16>;
472 phys = <&usbcluster PHY_TYPE_USB3>;
478 compatible = "marvell,orion-xor";
481 clocks = <&gateclk 22>;
485 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
490 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
498 compatible = "marvell,orion-xor";
501 clocks = <&gateclk 23>;
505 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
510 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
518 compatible = "marvell,armada-375-crypto";
519 reg = <0x90000 0x10000>;
521 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
522 <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
523 clocks = <&gateclk 30>, <&gateclk 31>,
524 <&gateclk 28>, <&gateclk 29>;
525 clock-names = "cesa0", "cesa1",
527 marvell,crypto-srams = <&crypto_sram0>,
529 marvell,crypto-sram-size = <0x800>;
533 compatible = "marvell,orion-sata";
534 reg = <0xa0000 0x5000>;
535 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
536 clocks = <&gateclk 14>, <&gateclk 20>;
537 clock-names = "0", "1";
542 compatible = "marvell,armada370-nand-controller";
543 reg = <0xd0000 0x54>;
544 #address-cells = <1>;
546 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
547 clocks = <&gateclk 11>;
552 compatible = "marvell,orion-sdio";
553 reg = <0xd4000 0x200>;
554 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
555 clocks = <&gateclk 17>;
564 compatible = "marvell,armada375-thermal";
565 reg = <0xe8078 0x4>, <0xe807c 0x8>;
569 coreclk: mvebu-sar@e8204 {
570 compatible = "marvell,armada-375-core-clock";
571 reg = <0xe8204 0x04>;
575 coredivclk: corediv-clock@e8250 {
576 compatible = "marvell,armada-375-corediv-clock";
580 clock-output-names = "nand";
584 pciec: pcie@82000000 {
585 compatible = "marvell,armada-370-pcie";
589 #address-cells = <3>;
592 msi-parent = <&mpic>;
593 bus-range = <0x00 0xff>;
596 <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000
597 0x82000000 0 0x44000 MBUS_ID(0xf0, 0x01) 0x44000 0 0x00002000
598 0x82000000 0x1 0 MBUS_ID(0x04, 0xe8) 0 1 0 /* Port 0 MEM */
599 0x81000000 0x1 0 MBUS_ID(0x04, 0xe0) 0 1 0 /* Port 0 IO */
600 0x82000000 0x2 0 MBUS_ID(0x04, 0xd8) 0 1 0 /* Port 1 MEM */
601 0x81000000 0x2 0 MBUS_ID(0x04, 0xd0) 0 1 0 /* Port 1 IO */>;
605 assigned-addresses = <0x82000800 0 0x40000 0 0x2000>;
606 reg = <0x0800 0 0 0 0>;
607 #address-cells = <3>;
609 #interrupt-cells = <1>;
610 ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0
611 0x81000000 0 0 0x81000000 0x1 0 1 0>;
612 bus-range = <0x00 0xff>;
613 interrupt-map-mask = <0 0 0 0>;
614 interrupt-map = <0 0 0 0 &gic GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
615 marvell,pcie-port = <0>;
616 marvell,pcie-lane = <0>;
617 clocks = <&gateclk 5>;
618 resets = <&systemc 0 0>;
624 assigned-addresses = <0x82000800 0 0x44000 0 0x2000>;
625 reg = <0x1000 0 0 0 0>;
626 #address-cells = <3>;
628 #interrupt-cells = <1>;
629 ranges = <0x82000000 0 0 0x82000000 0x2 0 1 0
630 0x81000000 0 0 0x81000000 0x2 0 1 0>;
631 bus-range = <0x00 0xff>;
632 interrupt-map-mask = <0 0 0 0>;
633 interrupt-map = <0 0 0 0 &gic GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
634 marvell,pcie-port = <0>;
635 marvell,pcie-lane = <1>;
636 clocks = <&gateclk 6>;
637 resets = <&systemc 0 1>;
643 crypto_sram0: sa-sram0 {
644 compatible = "mmio-sram";
645 reg = <MBUS_ID(0x09, 0x09) 0 0x800>;
646 clocks = <&gateclk 30>;
647 #address-cells = <1>;
649 ranges = <0 MBUS_ID(0x09, 0x09) 0 0x800>;
652 crypto_sram1: sa-sram1 {
653 compatible = "mmio-sram";
654 reg = <MBUS_ID(0x09, 0x05) 0 0x800>;
655 clocks = <&gateclk 31>;
656 #address-cells = <1>;
658 ranges = <0 MBUS_ID(0x09, 0x05) 0 0x800>;