1 &l4_wkup { /* 0x44c00000 */
2 compatible = "ti,am33xx-l4-wkup", "simple-bus";
3 reg = <0x44c00000 0x800>,
7 reg-names = "ap", "la", "ia0", "ia1";
10 ranges = <0x00000000 0x44c00000 0x100000>, /* segment 0 */
11 <0x00100000 0x44d00000 0x100000>, /* segment 1 */
12 <0x00200000 0x44e00000 0x100000>; /* segment 2 */
14 segment@0 { /* 0x44c00000 */
15 compatible = "simple-bus";
18 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
19 <0x00000800 0x00000800 0x000800>, /* ap 1 */
20 <0x00001000 0x00001000 0x000400>, /* ap 2 */
21 <0x00001400 0x00001400 0x000400>; /* ap 3 */
24 segment@100000 { /* 0x44d00000 */
25 compatible = "simple-bus";
28 ranges = <0x00000000 0x00100000 0x004000>, /* ap 4 */
29 <0x00004000 0x00104000 0x001000>, /* ap 5 */
30 <0x00080000 0x00180000 0x002000>, /* ap 6 */
31 <0x00082000 0x00182000 0x001000>; /* ap 7 */
33 target-module@0 { /* 0x44d00000, ap 4 28.0 */
34 compatible = "ti,sysc-omap4", "ti,sysc";
39 ranges = <0x0 0x0 0x4000>;
43 target-module@80000 { /* 0x44d80000, ap 6 10.0 */
44 compatible = "ti,sysc";
48 ranges = <0x0 0x80000 0x2000>;
52 segment@200000 { /* 0x44e00000 */
53 compatible = "simple-bus";
56 ranges = <0x00000000 0x00200000 0x002000>, /* ap 8 */
57 <0x00002000 0x00202000 0x001000>, /* ap 9 */
58 <0x00003000 0x00203000 0x001000>, /* ap 10 */
59 <0x00004000 0x00204000 0x001000>, /* ap 11 */
60 <0x00005000 0x00205000 0x001000>, /* ap 12 */
61 <0x00006000 0x00206000 0x001000>, /* ap 13 */
62 <0x00007000 0x00207000 0x001000>, /* ap 14 */
63 <0x00008000 0x00208000 0x001000>, /* ap 15 */
64 <0x00009000 0x00209000 0x001000>, /* ap 16 */
65 <0x0000a000 0x0020a000 0x001000>, /* ap 17 */
66 <0x0000b000 0x0020b000 0x001000>, /* ap 18 */
67 <0x0000c000 0x0020c000 0x001000>, /* ap 19 */
68 <0x0000d000 0x0020d000 0x001000>, /* ap 20 */
69 <0x0000f000 0x0020f000 0x001000>, /* ap 21 */
70 <0x00010000 0x00210000 0x010000>, /* ap 22 */
71 <0x00020000 0x00220000 0x010000>, /* ap 23 */
72 <0x00030000 0x00230000 0x001000>, /* ap 24 */
73 <0x00031000 0x00231000 0x001000>, /* ap 25 */
74 <0x00032000 0x00232000 0x001000>, /* ap 26 */
75 <0x00033000 0x00233000 0x001000>, /* ap 27 */
76 <0x00034000 0x00234000 0x001000>, /* ap 28 */
77 <0x00035000 0x00235000 0x001000>, /* ap 29 */
78 <0x00036000 0x00236000 0x001000>, /* ap 30 */
79 <0x00037000 0x00237000 0x001000>, /* ap 31 */
80 <0x00038000 0x00238000 0x001000>, /* ap 32 */
81 <0x00039000 0x00239000 0x001000>, /* ap 33 */
82 <0x0003a000 0x0023a000 0x001000>, /* ap 34 */
83 <0x0003e000 0x0023e000 0x001000>, /* ap 35 */
84 <0x0003f000 0x0023f000 0x001000>, /* ap 36 */
85 <0x0000e000 0x0020e000 0x001000>, /* ap 37 */
86 <0x00040000 0x00240000 0x040000>, /* ap 38 */
87 <0x00080000 0x00280000 0x001000>; /* ap 39 */
89 target-module@0 { /* 0x44e00000, ap 8 58.0 */
90 compatible = "ti,sysc-omap4", "ti,sysc";
95 ranges = <0x0 0x0 0x2000>;
98 compatible = "ti,am3-prcm", "simple-bus";
100 #address-cells = <1>;
102 ranges = <0 0 0x2000>;
104 prcm_clocks: clocks {
105 #address-cells = <1>;
109 prcm_clockdomains: clockdomains {
114 target-module@3000 { /* 0x44e03000, ap 10 0a.0 */
115 compatible = "ti,sysc";
117 #address-cells = <1>;
119 ranges = <0x0 0x3000 0x1000>;
122 target-module@5000 { /* 0x44e05000, ap 12 30.0 */
123 compatible = "ti,sysc";
125 #address-cells = <1>;
127 ranges = <0x0 0x5000 0x1000>;
130 gpio0_target: target-module@7000 { /* 0x44e07000, ap 14 20.0 */
131 compatible = "ti,sysc-omap2", "ti,sysc";
135 reg-names = "rev", "sysc", "syss";
136 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
137 SYSC_OMAP2_SOFTRESET |
138 SYSC_OMAP2_AUTOIDLE)>;
139 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
142 <SYSC_IDLE_SMART_WKUP>;
144 /* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
145 clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_GPIO1_CLKCTRL 0>,
146 <&l4_wkup_clkctrl AM3_L4_WKUP_GPIO1_CLKCTRL 18>;
147 clock-names = "fck", "dbclk";
148 #address-cells = <1>;
150 ranges = <0x0 0x7000 0x1000>;
153 compatible = "ti,omap4-gpio";
154 gpio-ranges = <&am33xx_pinmux 0 82 8>,
155 <&am33xx_pinmux 8 52 4>,
156 <&am33xx_pinmux 12 94 4>,
157 <&am33xx_pinmux 16 71 2>,
158 <&am33xx_pinmux 18 135 1>,
159 <&am33xx_pinmux 19 108 2>,
160 <&am33xx_pinmux 21 73 1>,
161 <&am33xx_pinmux 22 8 2>,
162 <&am33xx_pinmux 26 10 2>,
163 <&am33xx_pinmux 28 74 1>,
164 <&am33xx_pinmux 29 81 1>,
165 <&am33xx_pinmux 30 28 2>;
168 interrupt-controller;
169 #interrupt-cells = <2>;
175 target-module@9000 { /* 0x44e09000, ap 16 04.0 */
176 compatible = "ti,sysc-omap2", "ti,sysc";
180 reg-names = "rev", "sysc", "syss";
181 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
182 SYSC_OMAP2_SOFTRESET |
183 SYSC_OMAP2_AUTOIDLE)>;
184 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
187 <SYSC_IDLE_SMART_WKUP>;
188 /* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
189 clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_UART1_CLKCTRL 0>;
191 #address-cells = <1>;
193 ranges = <0x0 0x9000 0x1000>;
196 compatible = "ti,am3352-uart", "ti,omap3-uart";
197 clock-frequency = <48000000>;
201 dmas = <&edma 26 0>, <&edma 27 0>;
202 dma-names = "tx", "rx";
206 target-module@b000 { /* 0x44e0b000, ap 18 48.0 */
207 compatible = "ti,sysc-omap2", "ti,sysc";
211 reg-names = "rev", "sysc", "syss";
212 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
213 SYSC_OMAP2_ENAWAKEUP |
214 SYSC_OMAP2_SOFTRESET |
215 SYSC_OMAP2_AUTOIDLE)>;
216 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
219 <SYSC_IDLE_SMART_WKUP>;
221 /* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
222 clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_I2C1_CLKCTRL 0>;
224 #address-cells = <1>;
226 ranges = <0x0 0xb000 0x1000>;
229 target-module@d000 { /* 0x44e0d000, ap 20 38.0 */
230 compatible = "ti,sysc-omap4", "ti,sysc";
233 reg-names = "rev", "sysc";
234 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
237 <SYSC_IDLE_SMART_WKUP>;
238 /* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
239 clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_ADC_TSC_CLKCTRL 0>;
241 #address-cells = <1>;
243 ranges = <0x00000000 0x0000d000 0x00001000>,
244 <0x00001000 0x0000e000 0x00001000>;
247 compatible = "ti,am3359-tscadc";
251 dmas = <&edma 53 0>, <&edma 57 0>;
252 dma-names = "fifo0", "fifo1";
255 compatible = "ti,am3359-tsc";
258 #io-channel-cells = <1>;
259 compatible = "ti,am3359-adc";
265 target-module@10000 { /* 0x44e10000, ap 22 0c.0 */
266 compatible = "ti,sysc-omap4", "ti,sysc";
269 #address-cells = <1>;
271 ranges = <0x00000000 0x00010000 0x00010000>,
272 <0x00010000 0x00020000 0x00010000>;
275 compatible = "ti,am3-scm", "simple-bus";
277 #address-cells = <1>;
279 #pinctrl-cells = <1>;
280 ranges = <0 0 0x2000>;
282 am33xx_pinmux: pinmux@800 {
283 compatible = "pinctrl-single";
285 #pinctrl-cells = <2>;
286 pinctrl-single,register-width = <32>;
287 pinctrl-single,function-mask = <0x7f>;
290 scm_conf: scm_conf@0 {
291 compatible = "syscon", "simple-bus";
293 #address-cells = <1>;
295 ranges = <0 0 0x800>;
297 phy_gmii_sel: phy-gmii-sel {
298 compatible = "ti,am3352-phy-gmii-sel";
304 #address-cells = <1>;
309 wkup_m3_ipc: wkup_m3_ipc@1324 {
310 compatible = "ti,am3352-wkup-m3-ipc";
313 ti,rproc = <&wkup_m3>;
314 mboxes = <&mailbox &mbox_wkupm3>;
317 edma_xbar: dma-router@f90 {
318 compatible = "ti,am335x-edma-crossbar";
322 dma-masters = <&edma>;
325 scm_clockdomains: clockdomains {
330 timer1_target: target-module@31000 { /* 0x44e31000, ap 25 40.0 */
331 compatible = "ti,sysc-omap2-timer", "ti,sysc";
335 reg-names = "rev", "sysc", "syss";
336 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
337 SYSC_OMAP2_SOFTRESET |
338 SYSC_OMAP2_AUTOIDLE)>;
339 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
343 /* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
344 clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_TIMER1_CLKCTRL 0>;
346 #address-cells = <1>;
348 ranges = <0x0 0x31000 0x1000>;
351 compatible = "ti,am335x-timer-1ms";
355 clocks = <&timer1_fck>;
360 target-module@33000 { /* 0x44e33000, ap 27 18.0 */
361 compatible = "ti,sysc";
363 #address-cells = <1>;
365 ranges = <0x0 0x33000 0x1000>;
368 target-module@35000 { /* 0x44e35000, ap 29 50.0 */
369 compatible = "ti,sysc-omap2", "ti,sysc";
373 reg-names = "rev", "sysc", "syss";
374 ti,sysc-mask = <(SYSC_OMAP2_EMUFREE |
375 SYSC_OMAP2_SOFTRESET)>;
376 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
379 <SYSC_IDLE_SMART_WKUP>;
381 /* Domains (P, C): wkup_pwrdm, l4_wkup_clkdm */
382 clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_WD_TIMER2_CLKCTRL 0>;
384 #address-cells = <1>;
386 ranges = <0x0 0x35000 0x1000>;
389 target-module@37000 { /* 0x44e37000, ap 31 08.0 */
390 compatible = "ti,sysc";
392 #address-cells = <1>;
394 ranges = <0x0 0x37000 0x1000>;
397 target-module@39000 { /* 0x44e39000, ap 33 02.0 */
398 compatible = "ti,sysc";
400 #address-cells = <1>;
402 ranges = <0x0 0x39000 0x1000>;
405 target-module@3e000 { /* 0x44e3e000, ap 35 60.0 */
406 compatible = "ti,sysc-omap4-simple", "ti,sysc";
409 reg-names = "rev", "sysc";
410 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
413 <SYSC_IDLE_SMART_WKUP>;
414 /* Domains (P, C): rtc_pwrdm, l4_rtc_clkdm */
415 clocks = <&l4_rtc_clkctrl AM3_L4_RTC_RTC_CLKCTRL 0>;
417 #address-cells = <1>;
419 ranges = <0x0 0x3e000 0x1000>;
422 compatible = "ti,am3352-rtc", "ti,da830-rtc";
424 interrupts = <75 76>;
428 target-module@40000 { /* 0x44e40000, ap 38 68.0 */
429 compatible = "ti,sysc";
431 #address-cells = <1>;
433 ranges = <0x0 0x40000 0x40000>;
438 &l4_fw { /* 0x47c00000 */
439 compatible = "ti,am33xx-l4-fw", "simple-bus";
440 reg = <0x47c00000 0x800>,
443 reg-names = "ap", "la", "ia0";
444 #address-cells = <1>;
446 ranges = <0x00000000 0x47c00000 0x1000000>; /* segment 0 */
448 segment@0 { /* 0x47c00000 */
449 compatible = "simple-bus";
450 #address-cells = <1>;
452 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
453 <0x00000800 0x00000800 0x000800>, /* ap 1 */
454 <0x00001000 0x00001000 0x000400>, /* ap 2 */
455 <0x0000c000 0x0000c000 0x001000>, /* ap 3 */
456 <0x0000d000 0x0000d000 0x001000>, /* ap 4 */
457 <0x0000e000 0x0000e000 0x001000>, /* ap 5 */
458 <0x0000f000 0x0000f000 0x001000>, /* ap 6 */
459 <0x00010000 0x00010000 0x001000>, /* ap 7 */
460 <0x00011000 0x00011000 0x001000>, /* ap 8 */
461 <0x0001a000 0x0001a000 0x001000>, /* ap 9 */
462 <0x0001b000 0x0001b000 0x001000>, /* ap 10 */
463 <0x00024000 0x00024000 0x001000>, /* ap 11 */
464 <0x00025000 0x00025000 0x001000>, /* ap 12 */
465 <0x00026000 0x00026000 0x001000>, /* ap 13 */
466 <0x00027000 0x00027000 0x001000>, /* ap 14 */
467 <0x00030000 0x00030000 0x001000>, /* ap 15 */
468 <0x00031000 0x00031000 0x001000>, /* ap 16 */
469 <0x00038000 0x00038000 0x001000>, /* ap 17 */
470 <0x00039000 0x00039000 0x001000>, /* ap 18 */
471 <0x0003a000 0x0003a000 0x001000>, /* ap 19 */
472 <0x0003b000 0x0003b000 0x001000>, /* ap 20 */
473 <0x0003e000 0x0003e000 0x001000>, /* ap 21 */
474 <0x0003f000 0x0003f000 0x001000>, /* ap 22 */
475 <0x0003c000 0x0003c000 0x001000>, /* ap 23 */
476 <0x00040000 0x00040000 0x001000>, /* ap 24 */
477 <0x00046000 0x00046000 0x001000>, /* ap 25 */
478 <0x00047000 0x00047000 0x001000>, /* ap 26 */
479 <0x00044000 0x00044000 0x001000>, /* ap 27 */
480 <0x00045000 0x00045000 0x001000>, /* ap 28 */
481 <0x00028000 0x00028000 0x001000>, /* ap 29 */
482 <0x00029000 0x00029000 0x001000>, /* ap 30 */
483 <0x00032000 0x00032000 0x001000>, /* ap 31 */
484 <0x00033000 0x00033000 0x001000>, /* ap 32 */
485 <0x0003d000 0x0003d000 0x001000>, /* ap 33 */
486 <0x00041000 0x00041000 0x001000>, /* ap 34 */
487 <0x00042000 0x00042000 0x001000>, /* ap 35 */
488 <0x00043000 0x00043000 0x001000>, /* ap 36 */
489 <0x00014000 0x00014000 0x001000>, /* ap 37 */
490 <0x00015000 0x00015000 0x001000>; /* ap 38 */
492 target-module@c000 { /* 0x47c0c000, ap 3 04.0 */
493 compatible = "ti,sysc";
495 #address-cells = <1>;
497 ranges = <0x0 0xc000 0x1000>;
500 target-module@e000 { /* 0x47c0e000, ap 5 0c.0 */
501 compatible = "ti,sysc";
503 #address-cells = <1>;
505 ranges = <0x0 0xe000 0x1000>;
508 target-module@10000 { /* 0x47c10000, ap 7 20.0 */
509 compatible = "ti,sysc";
511 #address-cells = <1>;
513 ranges = <0x0 0x10000 0x1000>;
516 target-module@14000 { /* 0x47c14000, ap 37 3c.0 */
517 compatible = "ti,sysc";
519 #address-cells = <1>;
521 ranges = <0x0 0x14000 0x1000>;
524 target-module@1a000 { /* 0x47c1a000, ap 9 08.0 */
525 compatible = "ti,sysc";
527 #address-cells = <1>;
529 ranges = <0x0 0x1a000 0x1000>;
532 target-module@24000 { /* 0x47c24000, ap 11 28.0 */
533 compatible = "ti,sysc";
535 #address-cells = <1>;
537 ranges = <0x0 0x24000 0x1000>;
540 target-module@26000 { /* 0x47c26000, ap 13 30.0 */
541 compatible = "ti,sysc";
543 #address-cells = <1>;
545 ranges = <0x0 0x26000 0x1000>;
548 target-module@28000 { /* 0x47c28000, ap 29 40.0 */
549 compatible = "ti,sysc";
551 #address-cells = <1>;
553 ranges = <0x0 0x28000 0x1000>;
556 target-module@30000 { /* 0x47c30000, ap 15 14.0 */
557 compatible = "ti,sysc";
559 #address-cells = <1>;
561 ranges = <0x0 0x30000 0x1000>;
564 target-module@32000 { /* 0x47c32000, ap 31 06.0 */
565 compatible = "ti,sysc";
567 #address-cells = <1>;
569 ranges = <0x0 0x32000 0x1000>;
572 target-module@38000 { /* 0x47c38000, ap 17 18.0 */
573 compatible = "ti,sysc";
575 #address-cells = <1>;
577 ranges = <0x0 0x38000 0x1000>;
580 target-module@3a000 { /* 0x47c3a000, ap 19 1c.0 */
581 compatible = "ti,sysc";
583 #address-cells = <1>;
585 ranges = <0x0 0x3a000 0x1000>;
588 target-module@3c000 { /* 0x47c3c000, ap 23 38.0 */
589 compatible = "ti,sysc";
591 #address-cells = <1>;
593 ranges = <0x0 0x3c000 0x1000>;
596 target-module@3e000 { /* 0x47c3e000, ap 21 10.0 */
597 compatible = "ti,sysc";
599 #address-cells = <1>;
601 ranges = <0x0 0x3e000 0x1000>;
604 target-module@40000 { /* 0x47c40000, ap 24 02.0 */
605 compatible = "ti,sysc";
607 #address-cells = <1>;
609 ranges = <0x0 0x40000 0x1000>;
612 target-module@42000 { /* 0x47c42000, ap 35 34.0 */
613 compatible = "ti,sysc";
615 #address-cells = <1>;
617 ranges = <0x0 0x42000 0x1000>;
620 target-module@44000 { /* 0x47c44000, ap 27 24.0 */
621 compatible = "ti,sysc";
623 #address-cells = <1>;
625 ranges = <0x0 0x44000 0x1000>;
628 target-module@46000 { /* 0x47c46000, ap 25 2c.0 */
629 compatible = "ti,sysc";
631 #address-cells = <1>;
633 ranges = <0x0 0x46000 0x1000>;
638 &l4_fast { /* 0x4a000000 */
639 compatible = "ti,am33xx-l4-fast", "simple-bus";
640 reg = <0x4a000000 0x800>,
643 reg-names = "ap", "la", "ia0";
644 #address-cells = <1>;
646 ranges = <0x00000000 0x4a000000 0x1000000>; /* segment 0 */
648 segment@0 { /* 0x4a000000 */
649 compatible = "simple-bus";
650 #address-cells = <1>;
652 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
653 <0x00000800 0x00000800 0x000800>, /* ap 1 */
654 <0x00001000 0x00001000 0x000400>, /* ap 2 */
655 <0x00100000 0x00100000 0x008000>, /* ap 3 */
656 <0x00108000 0x00108000 0x001000>, /* ap 4 */
657 <0x00180000 0x00180000 0x020000>, /* ap 5 */
658 <0x001a0000 0x001a0000 0x001000>, /* ap 6 */
659 <0x00200000 0x00200000 0x080000>, /* ap 7 */
660 <0x00280000 0x00280000 0x001000>, /* ap 8 */
661 <0x00300000 0x00300000 0x080000>, /* ap 9 */
662 <0x00380000 0x00380000 0x001000>; /* ap 10 */
664 target-module@100000 { /* 0x4a100000, ap 3 08.0 */
665 compatible = "ti,sysc-omap4-simple", "ti,sysc";
666 reg = <0x101200 0x4>,
669 reg-names = "rev", "sysc", "syss";
671 ti,sysc-midle = <SYSC_IDLE_FORCE>,
673 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
676 clocks = <&cpsw_125mhz_clkctrl AM3_CPSW_125MHZ_CPGMAC0_CLKCTRL 0>;
678 #address-cells = <1>;
680 ranges = <0x0 0x100000 0x8000>;
683 target-module@180000 { /* 0x4a180000, ap 5 10.0 */
684 compatible = "ti,sysc";
686 #address-cells = <1>;
688 ranges = <0x0 0x180000 0x20000>;
691 target-module@200000 { /* 0x4a200000, ap 7 02.0 */
692 compatible = "ti,sysc";
694 #address-cells = <1>;
696 ranges = <0x0 0x200000 0x80000>;
699 pruss_tm: target-module@300000 { /* 0x4a300000, ap 9 04.0 */
700 compatible = "ti,sysc-pruss", "ti,sysc";
701 reg = <0x326000 0x4>,
703 reg-names = "rev", "sysc";
704 ti,sysc-mask = <(SYSC_PRUSS_STANDBY_INIT |
705 SYSC_PRUSS_SUB_MWAIT)>;
706 ti,sysc-midle = <SYSC_IDLE_FORCE>,
709 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
712 clocks = <&pruss_ocp_clkctrl AM3_PRUSS_OCP_PRUSS_CLKCTRL 0>;
714 resets = <&prm_per 1>;
715 reset-names = "rstctrl";
716 #address-cells = <1>;
718 ranges = <0x0 0x300000 0x80000>;
724 &l4_mpuss { /* 0x4b140000 */
725 compatible = "ti,am33xx-l4-mpuss", "simple-bus";
726 reg = <0x4b144400 0x100>,
728 reg-names = "la", "ap";
729 #address-cells = <1>;
731 ranges = <0x00000000 0x4b140000 0x008000>; /* segment 0 */
733 segment@0 { /* 0x4b140000 */
734 compatible = "simple-bus";
735 #address-cells = <1>;
737 ranges = <0x00004800 0x00004800 0x000400>, /* ap 0 */
738 <0x00001000 0x00001000 0x001000>, /* ap 1 */
739 <0x00002000 0x00002000 0x001000>, /* ap 2 */
740 <0x00004000 0x00004000 0x000400>, /* ap 3 */
741 <0x00005000 0x00005000 0x000400>, /* ap 4 */
742 <0x00000000 0x00000000 0x001000>, /* ap 5 */
743 <0x00003000 0x00003000 0x001000>, /* ap 6 */
744 <0x00000800 0x00000800 0x000800>; /* ap 7 */
746 target-module@0 { /* 0x4b140000, ap 5 02.2 */
747 compatible = "ti,sysc";
749 #address-cells = <1>;
751 ranges = <0x00000000 0x00000000 0x00001000>,
752 <0x00001000 0x00001000 0x00001000>,
753 <0x00002000 0x00002000 0x00001000>;
756 target-module@3000 { /* 0x4b143000, ap 6 04.0 */
757 compatible = "ti,sysc";
759 #address-cells = <1>;
761 ranges = <0x0 0x3000 0x1000>;
766 &l4_per { /* 0x48000000 */
767 compatible = "ti,am33xx-l4-per", "simple-bus";
768 reg = <0x48000000 0x800>,
774 reg-names = "ap", "la", "ia0", "ia1", "ia2", "ia3";
775 #address-cells = <1>;
777 ranges = <0x00000000 0x48000000 0x100000>, /* segment 0 */
778 <0x00100000 0x48100000 0x100000>, /* segment 1 */
779 <0x00200000 0x48200000 0x100000>, /* segment 2 */
780 <0x00300000 0x48300000 0x100000>, /* segment 3 */
781 <0x46000000 0x46000000 0x400000>, /* l3 data port */
782 <0x46400000 0x46400000 0x400000>; /* l3 data port */
784 segment@0 { /* 0x48000000 */
785 compatible = "simple-bus";
786 #address-cells = <1>;
788 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
789 <0x00000800 0x00000800 0x000800>, /* ap 1 */
790 <0x00001000 0x00001000 0x000400>, /* ap 2 */
791 <0x00001400 0x00001400 0x000400>, /* ap 3 */
792 <0x00001800 0x00001800 0x000400>, /* ap 4 */
793 <0x00001c00 0x00001c00 0x000400>, /* ap 5 */
794 <0x00008000 0x00008000 0x001000>, /* ap 6 */
795 <0x00009000 0x00009000 0x001000>, /* ap 7 */
796 <0x00016000 0x00016000 0x001000>, /* ap 8 */
797 <0x00017000 0x00017000 0x001000>, /* ap 9 */
798 <0x00022000 0x00022000 0x001000>, /* ap 10 */
799 <0x00023000 0x00023000 0x001000>, /* ap 11 */
800 <0x00024000 0x00024000 0x001000>, /* ap 12 */
801 <0x00025000 0x00025000 0x001000>, /* ap 13 */
802 <0x0002a000 0x0002a000 0x001000>, /* ap 14 */
803 <0x0002b000 0x0002b000 0x001000>, /* ap 15 */
804 <0x00038000 0x00038000 0x002000>, /* ap 16 */
805 <0x0003a000 0x0003a000 0x001000>, /* ap 17 */
806 <0x00014000 0x00014000 0x001000>, /* ap 18 */
807 <0x00015000 0x00015000 0x001000>, /* ap 19 */
808 <0x0003c000 0x0003c000 0x002000>, /* ap 20 */
809 <0x0003e000 0x0003e000 0x001000>, /* ap 21 */
810 <0x00040000 0x00040000 0x001000>, /* ap 22 */
811 <0x00041000 0x00041000 0x001000>, /* ap 23 */
812 <0x00042000 0x00042000 0x001000>, /* ap 24 */
813 <0x00043000 0x00043000 0x001000>, /* ap 25 */
814 <0x00044000 0x00044000 0x001000>, /* ap 26 */
815 <0x00045000 0x00045000 0x001000>, /* ap 27 */
816 <0x00046000 0x00046000 0x001000>, /* ap 28 */
817 <0x00047000 0x00047000 0x001000>, /* ap 29 */
818 <0x00048000 0x00048000 0x001000>, /* ap 30 */
819 <0x00049000 0x00049000 0x001000>, /* ap 31 */
820 <0x0004c000 0x0004c000 0x001000>, /* ap 32 */
821 <0x0004d000 0x0004d000 0x001000>, /* ap 33 */
822 <0x00050000 0x00050000 0x002000>, /* ap 34 */
823 <0x00052000 0x00052000 0x001000>, /* ap 35 */
824 <0x00060000 0x00060000 0x001000>, /* ap 36 */
825 <0x00061000 0x00061000 0x001000>, /* ap 37 */
826 <0x00080000 0x00080000 0x010000>, /* ap 38 */
827 <0x00090000 0x00090000 0x001000>, /* ap 39 */
828 <0x000a0000 0x000a0000 0x010000>, /* ap 40 */
829 <0x000b0000 0x000b0000 0x001000>, /* ap 41 */
830 <0x00030000 0x00030000 0x001000>, /* ap 77 */
831 <0x00031000 0x00031000 0x001000>, /* ap 78 */
832 <0x0004a000 0x0004a000 0x001000>, /* ap 85 */
833 <0x0004b000 0x0004b000 0x001000>, /* ap 86 */
834 <0x000c8000 0x000c8000 0x001000>, /* ap 87 */
835 <0x000c9000 0x000c9000 0x001000>, /* ap 88 */
836 <0x000cc000 0x000cc000 0x001000>, /* ap 89 */
837 <0x000cd000 0x000cd000 0x001000>, /* ap 90 */
838 <0x000ca000 0x000ca000 0x001000>, /* ap 91 */
839 <0x000cb000 0x000cb000 0x001000>, /* ap 92 */
840 <0x46000000 0x46000000 0x400000>, /* l3 data port */
841 <0x46400000 0x46400000 0x400000>; /* l3 data port */
843 target-module@8000 { /* 0x48008000, ap 6 10.0 */
844 compatible = "ti,sysc";
846 #address-cells = <1>;
848 ranges = <0x0 0x8000 0x1000>;
851 target-module@14000 { /* 0x48014000, ap 18 58.0 */
852 compatible = "ti,sysc";
854 #address-cells = <1>;
856 ranges = <0x0 0x14000 0x1000>;
859 target-module@16000 { /* 0x48016000, ap 8 3c.0 */
860 compatible = "ti,sysc";
862 #address-cells = <1>;
864 ranges = <0x0 0x16000 0x1000>;
867 target-module@22000 { /* 0x48022000, ap 10 12.0 */
868 compatible = "ti,sysc-omap2", "ti,sysc";
872 reg-names = "rev", "sysc", "syss";
873 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
874 SYSC_OMAP2_SOFTRESET |
875 SYSC_OMAP2_AUTOIDLE)>;
876 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
879 <SYSC_IDLE_SMART_WKUP>;
880 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
881 clocks = <&l4ls_clkctrl AM3_L4LS_UART2_CLKCTRL 0>;
883 #address-cells = <1>;
885 ranges = <0x0 0x22000 0x1000>;
888 compatible = "ti,am3352-uart", "ti,omap3-uart";
889 clock-frequency = <48000000>;
893 dmas = <&edma 28 0>, <&edma 29 0>;
894 dma-names = "tx", "rx";
898 target-module@24000 { /* 0x48024000, ap 12 14.0 */
899 compatible = "ti,sysc-omap2", "ti,sysc";
903 reg-names = "rev", "sysc", "syss";
904 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
905 SYSC_OMAP2_SOFTRESET |
906 SYSC_OMAP2_AUTOIDLE)>;
907 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
910 <SYSC_IDLE_SMART_WKUP>;
911 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
912 clocks = <&l4ls_clkctrl AM3_L4LS_UART3_CLKCTRL 0>;
914 #address-cells = <1>;
916 ranges = <0x0 0x24000 0x1000>;
919 compatible = "ti,am3352-uart", "ti,omap3-uart";
920 clock-frequency = <48000000>;
924 dmas = <&edma 30 0>, <&edma 31 0>;
925 dma-names = "tx", "rx";
929 target-module@2a000 { /* 0x4802a000, ap 14 2a.0 */
930 compatible = "ti,sysc-omap2", "ti,sysc";
934 reg-names = "rev", "sysc", "syss";
935 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
936 SYSC_OMAP2_ENAWAKEUP |
937 SYSC_OMAP2_SOFTRESET |
938 SYSC_OMAP2_AUTOIDLE)>;
939 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
942 <SYSC_IDLE_SMART_WKUP>;
944 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
945 clocks = <&l4ls_clkctrl AM3_L4LS_I2C2_CLKCTRL 0>;
947 #address-cells = <1>;
949 ranges = <0x0 0x2a000 0x1000>;
952 target-module@30000 { /* 0x48030000, ap 77 08.0 */
953 compatible = "ti,sysc-omap2", "ti,sysc";
957 reg-names = "rev", "sysc", "syss";
958 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
959 SYSC_OMAP2_SOFTRESET |
960 SYSC_OMAP2_AUTOIDLE)>;
961 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
965 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
966 clocks = <&l4ls_clkctrl AM3_L4LS_SPI0_CLKCTRL 0>;
968 #address-cells = <1>;
970 ranges = <0x0 0x30000 0x1000>;
973 compatible = "ti,omap4-mcspi";
974 #address-cells = <1>;
983 dma-names = "tx0", "rx0", "tx1", "rx1";
988 target-module@38000 { /* 0x48038000, ap 16 02.0 */
989 compatible = "ti,sysc-omap4-simple", "ti,sysc";
992 reg-names = "rev", "sysc";
993 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
996 /* Domains (P, C): per_pwrdm, l3s_clkdm */
997 clocks = <&l3s_clkctrl AM3_L3S_MCASP0_CLKCTRL 0>;
999 #address-cells = <1>;
1001 ranges = <0x0 0x38000 0x2000>,
1002 <0x46000000 0x46000000 0x400000>;
1005 compatible = "ti,am33xx-mcasp-audio";
1007 <0x46000000 0x400000>;
1008 reg-names = "mpu", "dat";
1009 interrupts = <80>, <81>;
1010 interrupt-names = "tx", "rx";
1011 status = "disabled";
1014 dma-names = "tx", "rx";
1018 target-module@3c000 { /* 0x4803c000, ap 20 32.0 */
1019 compatible = "ti,sysc-omap4-simple", "ti,sysc";
1020 reg = <0x3c000 0x4>,
1022 reg-names = "rev", "sysc";
1023 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1026 /* Domains (P, C): per_pwrdm, l3s_clkdm */
1027 clocks = <&l3s_clkctrl AM3_L3S_MCASP1_CLKCTRL 0>;
1028 clock-names = "fck";
1029 #address-cells = <1>;
1031 ranges = <0x0 0x3c000 0x2000>,
1032 <0x46400000 0x46400000 0x400000>;
1035 compatible = "ti,am33xx-mcasp-audio";
1037 <0x46400000 0x400000>;
1038 reg-names = "mpu", "dat";
1039 interrupts = <82>, <83>;
1040 interrupt-names = "tx", "rx";
1041 status = "disabled";
1042 dmas = <&edma 10 2>,
1044 dma-names = "tx", "rx";
1048 timer2_target: target-module@40000 { /* 0x48040000, ap 22 1e.0 */
1049 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1050 reg = <0x40000 0x4>,
1053 reg-names = "rev", "sysc", "syss";
1054 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1055 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1058 <SYSC_IDLE_SMART_WKUP>;
1059 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1060 clocks = <&l4ls_clkctrl AM3_L4LS_TIMER2_CLKCTRL 0>;
1061 clock-names = "fck";
1062 #address-cells = <1>;
1064 ranges = <0x0 0x40000 0x1000>;
1067 compatible = "ti,am335x-timer";
1070 clocks = <&timer2_fck>;
1071 clock-names = "fck";
1075 target-module@42000 { /* 0x48042000, ap 24 1c.0 */
1076 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1077 reg = <0x42000 0x4>,
1080 reg-names = "rev", "sysc", "syss";
1081 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1082 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1085 <SYSC_IDLE_SMART_WKUP>;
1086 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1087 clocks = <&l4ls_clkctrl AM3_L4LS_TIMER3_CLKCTRL 0>;
1088 clock-names = "fck";
1089 #address-cells = <1>;
1091 ranges = <0x0 0x42000 0x1000>;
1094 compatible = "ti,am335x-timer";
1100 target-module@44000 { /* 0x48044000, ap 26 26.0 */
1101 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1102 reg = <0x44000 0x4>,
1105 reg-names = "rev", "sysc", "syss";
1106 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1107 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1110 <SYSC_IDLE_SMART_WKUP>;
1111 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1112 clocks = <&l4ls_clkctrl AM3_L4LS_TIMER4_CLKCTRL 0>;
1113 clock-names = "fck";
1114 #address-cells = <1>;
1116 ranges = <0x0 0x44000 0x1000>;
1119 compatible = "ti,am335x-timer";
1126 target-module@46000 { /* 0x48046000, ap 28 28.0 */
1127 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1128 reg = <0x46000 0x4>,
1131 reg-names = "rev", "sysc", "syss";
1132 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1133 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1136 <SYSC_IDLE_SMART_WKUP>;
1137 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1138 clocks = <&l4ls_clkctrl AM3_L4LS_TIMER5_CLKCTRL 0>;
1139 clock-names = "fck";
1140 #address-cells = <1>;
1142 ranges = <0x0 0x46000 0x1000>;
1145 compatible = "ti,am335x-timer";
1152 target-module@48000 { /* 0x48048000, ap 30 22.0 */
1153 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1154 reg = <0x48000 0x4>,
1157 reg-names = "rev", "sysc", "syss";
1158 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1159 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1162 <SYSC_IDLE_SMART_WKUP>;
1163 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1164 clocks = <&l4ls_clkctrl AM3_L4LS_TIMER6_CLKCTRL 0>;
1165 clock-names = "fck";
1166 #address-cells = <1>;
1168 ranges = <0x0 0x48000 0x1000>;
1171 compatible = "ti,am335x-timer";
1178 target-module@4a000 { /* 0x4804a000, ap 85 60.0 */
1179 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1180 reg = <0x4a000 0x4>,
1183 reg-names = "rev", "sysc", "syss";
1184 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1185 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1188 <SYSC_IDLE_SMART_WKUP>;
1189 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1190 clocks = <&l4ls_clkctrl AM3_L4LS_TIMER7_CLKCTRL 0>;
1191 clock-names = "fck";
1192 #address-cells = <1>;
1194 ranges = <0x0 0x4a000 0x1000>;
1197 compatible = "ti,am335x-timer";
1204 target-module@4c000 { /* 0x4804c000, ap 32 36.0 */
1205 compatible = "ti,sysc-omap2", "ti,sysc";
1206 reg = <0x4c000 0x4>,
1209 reg-names = "rev", "sysc", "syss";
1210 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1211 SYSC_OMAP2_SOFTRESET |
1212 SYSC_OMAP2_AUTOIDLE)>;
1213 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1216 <SYSC_IDLE_SMART_WKUP>;
1218 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1219 clocks = <&l4ls_clkctrl AM3_L4LS_GPIO2_CLKCTRL 0>,
1220 <&l4ls_clkctrl AM3_L4LS_GPIO2_CLKCTRL 18>;
1221 clock-names = "fck", "dbclk";
1222 #address-cells = <1>;
1224 ranges = <0x0 0x4c000 0x1000>;
1227 compatible = "ti,omap4-gpio";
1228 gpio-ranges = <&am33xx_pinmux 0 0 8>,
1229 <&am33xx_pinmux 8 90 4>,
1230 <&am33xx_pinmux 12 12 16>,
1231 <&am33xx_pinmux 28 30 4>;
1234 interrupt-controller;
1235 #interrupt-cells = <2>;
1241 target-module@50000 { /* 0x48050000, ap 34 2c.0 */
1242 compatible = "ti,sysc";
1243 status = "disabled";
1244 #address-cells = <1>;
1246 ranges = <0x0 0x50000 0x2000>;
1249 target-module@60000 { /* 0x48060000, ap 36 0c.0 */
1250 compatible = "ti,sysc-omap2", "ti,sysc";
1251 reg = <0x602fc 0x4>,
1254 reg-names = "rev", "sysc", "syss";
1255 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1256 SYSC_OMAP2_ENAWAKEUP |
1257 SYSC_OMAP2_SOFTRESET |
1258 SYSC_OMAP2_AUTOIDLE)>;
1259 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1263 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1264 clocks = <&l4ls_clkctrl AM3_L4LS_MMC1_CLKCTRL 0>;
1265 clock-names = "fck";
1266 #address-cells = <1>;
1268 ranges = <0x0 0x60000 0x1000>;
1271 target-module@80000 { /* 0x48080000, ap 38 18.0 */
1272 compatible = "ti,sysc-omap2", "ti,sysc";
1273 reg = <0x80000 0x4>,
1276 reg-names = "rev", "sysc", "syss";
1277 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1278 SYSC_OMAP2_SOFTRESET |
1279 SYSC_OMAP2_AUTOIDLE)>;
1280 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1284 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1285 clocks = <&l4ls_clkctrl AM3_L4LS_ELM_CLKCTRL 0>;
1286 clock-names = "fck";
1287 #address-cells = <1>;
1289 ranges = <0x0 0x80000 0x10000>;
1292 compatible = "ti,am3352-elm";
1295 status = "disabled";
1299 target-module@a0000 { /* 0x480a0000, ap 40 5e.0 */
1300 compatible = "ti,sysc";
1301 status = "disabled";
1302 #address-cells = <1>;
1304 ranges = <0x0 0xa0000 0x10000>;
1307 target-module@c8000 { /* 0x480c8000, ap 87 06.0 */
1308 compatible = "ti,sysc-omap4", "ti,sysc";
1309 reg = <0xc8000 0x4>,
1311 reg-names = "rev", "sysc";
1312 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1313 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1316 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1317 clocks = <&l4ls_clkctrl AM3_L4LS_MAILBOX_CLKCTRL 0>;
1318 clock-names = "fck";
1319 #address-cells = <1>;
1321 ranges = <0x0 0xc8000 0x1000>;
1323 mailbox: mailbox@0 {
1324 compatible = "ti,omap4-mailbox";
1328 ti,mbox-num-users = <4>;
1329 ti,mbox-num-fifos = <8>;
1330 mbox_wkupm3: wkup_m3 {
1332 ti,mbox-tx = <0 0 0>;
1333 ti,mbox-rx = <0 0 3>;
1338 target-module@ca000 { /* 0x480ca000, ap 91 40.0 */
1339 compatible = "ti,sysc-omap2", "ti,sysc";
1340 reg = <0xca000 0x4>,
1343 reg-names = "rev", "sysc", "syss";
1344 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1345 SYSC_OMAP2_ENAWAKEUP |
1346 SYSC_OMAP2_SOFTRESET |
1347 SYSC_OMAP2_AUTOIDLE)>;
1348 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1352 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1353 clocks = <&l4ls_clkctrl AM3_L4LS_SPINLOCK_CLKCTRL 0>;
1354 clock-names = "fck";
1355 #address-cells = <1>;
1357 ranges = <0x0 0xca000 0x1000>;
1359 hwspinlock: spinlock@0 {
1360 compatible = "ti,omap4-hwspinlock";
1362 #hwlock-cells = <1>;
1366 target-module@cc000 { /* 0x480cc000, ap 89 0e.0 */
1367 compatible = "ti,sysc";
1368 status = "disabled";
1369 #address-cells = <1>;
1371 ranges = <0x0 0xcc000 0x1000>;
1375 segment@100000 { /* 0x48100000 */
1376 compatible = "simple-bus";
1377 #address-cells = <1>;
1379 ranges = <0x0008c000 0x0018c000 0x001000>, /* ap 42 */
1380 <0x0008d000 0x0018d000 0x001000>, /* ap 43 */
1381 <0x0008e000 0x0018e000 0x001000>, /* ap 44 */
1382 <0x0008f000 0x0018f000 0x001000>, /* ap 45 */
1383 <0x0009c000 0x0019c000 0x001000>, /* ap 46 */
1384 <0x0009d000 0x0019d000 0x001000>, /* ap 47 */
1385 <0x000a6000 0x001a6000 0x001000>, /* ap 48 */
1386 <0x000a7000 0x001a7000 0x001000>, /* ap 49 */
1387 <0x000a8000 0x001a8000 0x001000>, /* ap 50 */
1388 <0x000a9000 0x001a9000 0x001000>, /* ap 51 */
1389 <0x000aa000 0x001aa000 0x001000>, /* ap 52 */
1390 <0x000ab000 0x001ab000 0x001000>, /* ap 53 */
1391 <0x000ac000 0x001ac000 0x001000>, /* ap 54 */
1392 <0x000ad000 0x001ad000 0x001000>, /* ap 55 */
1393 <0x000ae000 0x001ae000 0x001000>, /* ap 56 */
1394 <0x000af000 0x001af000 0x001000>, /* ap 57 */
1395 <0x000b0000 0x001b0000 0x010000>, /* ap 58 */
1396 <0x000c0000 0x001c0000 0x001000>, /* ap 59 */
1397 <0x000cc000 0x001cc000 0x002000>, /* ap 60 */
1398 <0x000ce000 0x001ce000 0x002000>, /* ap 61 */
1399 <0x000d0000 0x001d0000 0x002000>, /* ap 62 */
1400 <0x000d2000 0x001d2000 0x002000>, /* ap 63 */
1401 <0x000d8000 0x001d8000 0x001000>, /* ap 64 */
1402 <0x000d9000 0x001d9000 0x001000>, /* ap 65 */
1403 <0x000a0000 0x001a0000 0x001000>, /* ap 79 */
1404 <0x000a1000 0x001a1000 0x001000>, /* ap 80 */
1405 <0x000a2000 0x001a2000 0x001000>, /* ap 81 */
1406 <0x000a3000 0x001a3000 0x001000>, /* ap 82 */
1407 <0x000a4000 0x001a4000 0x001000>, /* ap 83 */
1408 <0x000a5000 0x001a5000 0x001000>; /* ap 84 */
1410 target-module@8c000 { /* 0x4818c000, ap 42 04.0 */
1411 compatible = "ti,sysc";
1412 status = "disabled";
1413 #address-cells = <1>;
1415 ranges = <0x0 0x8c000 0x1000>;
1418 target-module@8e000 { /* 0x4818e000, ap 44 0a.0 */
1419 compatible = "ti,sysc";
1420 status = "disabled";
1421 #address-cells = <1>;
1423 ranges = <0x0 0x8e000 0x1000>;
1426 target-module@9c000 { /* 0x4819c000, ap 46 5a.0 */
1427 compatible = "ti,sysc-omap2", "ti,sysc";
1428 reg = <0x9c000 0x8>,
1431 reg-names = "rev", "sysc", "syss";
1432 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1433 SYSC_OMAP2_ENAWAKEUP |
1434 SYSC_OMAP2_SOFTRESET |
1435 SYSC_OMAP2_AUTOIDLE)>;
1436 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1439 <SYSC_IDLE_SMART_WKUP>;
1441 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1442 clocks = <&l4ls_clkctrl AM3_L4LS_I2C3_CLKCTRL 0>;
1443 clock-names = "fck";
1444 #address-cells = <1>;
1446 ranges = <0x0 0x9c000 0x1000>;
1449 target-module@a0000 { /* 0x481a0000, ap 79 24.0 */
1450 compatible = "ti,sysc-omap2", "ti,sysc";
1451 reg = <0xa0000 0x4>,
1454 reg-names = "rev", "sysc", "syss";
1455 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1456 SYSC_OMAP2_SOFTRESET |
1457 SYSC_OMAP2_AUTOIDLE)>;
1458 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1462 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1463 clocks = <&l4ls_clkctrl AM3_L4LS_SPI1_CLKCTRL 0>;
1464 clock-names = "fck";
1465 #address-cells = <1>;
1467 ranges = <0x0 0xa0000 0x1000>;
1470 compatible = "ti,omap4-mcspi";
1471 #address-cells = <1>;
1475 ti,spi-num-cs = <2>;
1480 dma-names = "tx0", "rx0", "tx1", "rx1";
1481 status = "disabled";
1485 target-module@a2000 { /* 0x481a2000, ap 81 2e.0 */
1486 compatible = "ti,sysc";
1487 status = "disabled";
1488 #address-cells = <1>;
1490 ranges = <0x0 0xa2000 0x1000>;
1493 target-module@a4000 { /* 0x481a4000, ap 83 30.0 */
1494 compatible = "ti,sysc";
1495 status = "disabled";
1496 #address-cells = <1>;
1498 ranges = <0x0 0xa4000 0x1000>;
1501 target-module@a6000 { /* 0x481a6000, ap 48 16.0 */
1502 compatible = "ti,sysc-omap2", "ti,sysc";
1503 reg = <0xa6050 0x4>,
1506 reg-names = "rev", "sysc", "syss";
1507 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1508 SYSC_OMAP2_SOFTRESET |
1509 SYSC_OMAP2_AUTOIDLE)>;
1510 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1513 <SYSC_IDLE_SMART_WKUP>;
1514 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1515 clocks = <&l4ls_clkctrl AM3_L4LS_UART4_CLKCTRL 0>;
1516 clock-names = "fck";
1517 #address-cells = <1>;
1519 ranges = <0x0 0xa6000 0x1000>;
1522 compatible = "ti,am3352-uart", "ti,omap3-uart";
1523 clock-frequency = <48000000>;
1526 status = "disabled";
1530 target-module@a8000 { /* 0x481a8000, ap 50 20.0 */
1531 compatible = "ti,sysc-omap2", "ti,sysc";
1532 reg = <0xa8050 0x4>,
1535 reg-names = "rev", "sysc", "syss";
1536 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1537 SYSC_OMAP2_SOFTRESET |
1538 SYSC_OMAP2_AUTOIDLE)>;
1539 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1542 <SYSC_IDLE_SMART_WKUP>;
1543 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1544 clocks = <&l4ls_clkctrl AM3_L4LS_UART5_CLKCTRL 0>;
1545 clock-names = "fck";
1546 #address-cells = <1>;
1548 ranges = <0x0 0xa8000 0x1000>;
1551 compatible = "ti,am3352-uart", "ti,omap3-uart";
1552 clock-frequency = <48000000>;
1555 status = "disabled";
1559 target-module@aa000 { /* 0x481aa000, ap 52 1a.0 */
1560 compatible = "ti,sysc-omap2", "ti,sysc";
1561 reg = <0xaa050 0x4>,
1564 reg-names = "rev", "sysc", "syss";
1565 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1566 SYSC_OMAP2_SOFTRESET |
1567 SYSC_OMAP2_AUTOIDLE)>;
1568 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1571 <SYSC_IDLE_SMART_WKUP>;
1572 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1573 clocks = <&l4ls_clkctrl AM3_L4LS_UART6_CLKCTRL 0>;
1574 clock-names = "fck";
1575 #address-cells = <1>;
1577 ranges = <0x0 0xaa000 0x1000>;
1580 compatible = "ti,am3352-uart", "ti,omap3-uart";
1581 clock-frequency = <48000000>;
1584 status = "disabled";
1588 target-module@ac000 { /* 0x481ac000, ap 54 38.0 */
1589 compatible = "ti,sysc-omap2", "ti,sysc";
1590 reg = <0xac000 0x4>,
1593 reg-names = "rev", "sysc", "syss";
1594 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1595 SYSC_OMAP2_SOFTRESET |
1596 SYSC_OMAP2_AUTOIDLE)>;
1597 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1600 <SYSC_IDLE_SMART_WKUP>;
1602 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1603 clocks = <&l4ls_clkctrl AM3_L4LS_GPIO3_CLKCTRL 0>,
1604 <&l4ls_clkctrl AM3_L4LS_GPIO3_CLKCTRL 18>;
1605 clock-names = "fck", "dbclk";
1606 #address-cells = <1>;
1608 ranges = <0x0 0xac000 0x1000>;
1611 compatible = "ti,omap4-gpio";
1612 gpio-ranges = <&am33xx_pinmux 0 34 18>,
1613 <&am33xx_pinmux 18 77 4>,
1614 <&am33xx_pinmux 22 56 10>;
1617 interrupt-controller;
1618 #interrupt-cells = <2>;
1624 target-module@ae000 { /* 0x481ae000, ap 56 3a.0 */
1625 compatible = "ti,sysc-omap2", "ti,sysc";
1626 reg = <0xae000 0x4>,
1629 reg-names = "rev", "sysc", "syss";
1630 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1631 SYSC_OMAP2_SOFTRESET |
1632 SYSC_OMAP2_AUTOIDLE)>;
1633 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1636 <SYSC_IDLE_SMART_WKUP>;
1638 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1639 clocks = <&l4ls_clkctrl AM3_L4LS_GPIO4_CLKCTRL 0>,
1640 <&l4ls_clkctrl AM3_L4LS_GPIO4_CLKCTRL 18>;
1641 clock-names = "fck", "dbclk";
1642 #address-cells = <1>;
1644 ranges = <0x0 0xae000 0x1000>;
1647 compatible = "ti,omap4-gpio";
1648 gpio-ranges = <&am33xx_pinmux 0 66 5>,
1649 <&am33xx_pinmux 5 98 2>,
1650 <&am33xx_pinmux 7 75 2>,
1651 <&am33xx_pinmux 13 141 1>,
1652 <&am33xx_pinmux 14 100 8>;
1655 interrupt-controller;
1656 #interrupt-cells = <2>;
1662 target-module@b0000 { /* 0x481b0000, ap 58 50.0 */
1663 compatible = "ti,sysc";
1664 status = "disabled";
1665 #address-cells = <1>;
1667 ranges = <0x0 0xb0000 0x10000>;
1670 target-module@cc000 { /* 0x481cc000, ap 60 46.0 */
1671 compatible = "ti,sysc-omap4", "ti,sysc";
1672 reg = <0xcc020 0x4>;
1674 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1675 clocks = <&l4ls_clkctrl AM3_L4LS_D_CAN0_CLKCTRL 0>,
1677 clock-names = "fck", "osc";
1678 #address-cells = <1>;
1680 ranges = <0x0 0xcc000 0x2000>;
1683 compatible = "ti,am3352-d_can";
1685 clocks = <&dcan0_fck>;
1686 clock-names = "fck";
1687 syscon-raminit = <&scm_conf 0x644 0>;
1689 status = "disabled";
1693 target-module@d0000 { /* 0x481d0000, ap 62 42.0 */
1694 compatible = "ti,sysc-omap4", "ti,sysc";
1695 reg = <0xd0020 0x4>;
1697 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1698 clocks = <&l4ls_clkctrl AM3_L4LS_D_CAN1_CLKCTRL 0>,
1700 clock-names = "fck", "osc";
1701 #address-cells = <1>;
1703 ranges = <0x0 0xd0000 0x2000>;
1706 compatible = "ti,am3352-d_can";
1708 clocks = <&dcan1_fck>;
1709 clock-names = "fck";
1710 syscon-raminit = <&scm_conf 0x644 1>;
1712 status = "disabled";
1716 target-module@d8000 { /* 0x481d8000, ap 64 66.0 */
1717 compatible = "ti,sysc-omap2", "ti,sysc";
1718 reg = <0xd82fc 0x4>,
1721 reg-names = "rev", "sysc", "syss";
1722 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1723 SYSC_OMAP2_ENAWAKEUP |
1724 SYSC_OMAP2_SOFTRESET |
1725 SYSC_OMAP2_AUTOIDLE)>;
1726 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1730 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1731 clocks = <&l4ls_clkctrl AM3_L4LS_MMC2_CLKCTRL 0>;
1732 clock-names = "fck";
1733 #address-cells = <1>;
1735 ranges = <0x0 0xd8000 0x1000>;
1739 segment@200000 { /* 0x48200000 */
1740 compatible = "simple-bus";
1741 #address-cells = <1>;
1745 segment@300000 { /* 0x48300000 */
1746 compatible = "simple-bus";
1747 #address-cells = <1>;
1749 ranges = <0x00000000 0x00300000 0x001000>, /* ap 66 */
1750 <0x00001000 0x00301000 0x001000>, /* ap 67 */
1751 <0x00002000 0x00302000 0x001000>, /* ap 68 */
1752 <0x00003000 0x00303000 0x001000>, /* ap 69 */
1753 <0x00004000 0x00304000 0x001000>, /* ap 70 */
1754 <0x00005000 0x00305000 0x001000>, /* ap 71 */
1755 <0x0000e000 0x0030e000 0x001000>, /* ap 72 */
1756 <0x0000f000 0x0030f000 0x001000>, /* ap 73 */
1757 <0x00018000 0x00318000 0x004000>, /* ap 74 */
1758 <0x0001c000 0x0031c000 0x001000>, /* ap 75 */
1759 <0x00010000 0x00310000 0x002000>, /* ap 76 */
1760 <0x00012000 0x00312000 0x001000>, /* ap 93 */
1761 <0x00015000 0x00315000 0x001000>, /* ap 94 */
1762 <0x00016000 0x00316000 0x001000>, /* ap 95 */
1763 <0x00017000 0x00317000 0x001000>, /* ap 96 */
1764 <0x00013000 0x00313000 0x001000>, /* ap 97 */
1765 <0x00014000 0x00314000 0x001000>, /* ap 98 */
1766 <0x00020000 0x00320000 0x001000>, /* ap 99 */
1767 <0x00021000 0x00321000 0x001000>, /* ap 100 */
1768 <0x00022000 0x00322000 0x001000>, /* ap 101 */
1769 <0x00023000 0x00323000 0x001000>, /* ap 102 */
1770 <0x00024000 0x00324000 0x001000>, /* ap 103 */
1771 <0x00025000 0x00325000 0x001000>; /* ap 104 */
1773 target-module@0 { /* 0x48300000, ap 66 48.0 */
1774 compatible = "ti,sysc-omap4", "ti,sysc";
1777 reg-names = "rev", "sysc";
1778 ti,sysc-midle = <SYSC_IDLE_FORCE>,
1781 <SYSC_IDLE_SMART_WKUP>;
1782 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1785 <SYSC_IDLE_SMART_WKUP>;
1786 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1787 clocks = <&l4ls_clkctrl AM3_L4LS_EPWMSS0_CLKCTRL 0>;
1788 clock-names = "fck";
1789 #address-cells = <1>;
1791 ranges = <0x0 0x0 0x1000>;
1794 compatible = "ti,am33xx-pwmss";
1796 #address-cells = <1>;
1798 status = "disabled";
1799 ranges = <0 0 0x1000>;
1802 compatible = "ti,am3352-ecap",
1806 clocks = <&l4ls_gclk>;
1807 clock-names = "fck";
1809 interrupt-names = "ecap0";
1810 status = "disabled";
1814 compatible = "ti,am3352-ehrpwm",
1818 clocks = <&ehrpwm0_tbclk>, <&l4ls_gclk>;
1819 clock-names = "tbclk", "fck";
1820 status = "disabled";
1825 target-module@2000 { /* 0x48302000, ap 68 52.0 */
1826 compatible = "ti,sysc-omap4", "ti,sysc";
1829 reg-names = "rev", "sysc";
1830 ti,sysc-midle = <SYSC_IDLE_FORCE>,
1833 <SYSC_IDLE_SMART_WKUP>;
1834 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1837 <SYSC_IDLE_SMART_WKUP>;
1838 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1839 clocks = <&l4ls_clkctrl AM3_L4LS_EPWMSS1_CLKCTRL 0>;
1840 clock-names = "fck";
1841 #address-cells = <1>;
1843 ranges = <0x0 0x2000 0x1000>;
1846 compatible = "ti,am33xx-pwmss";
1848 #address-cells = <1>;
1850 status = "disabled";
1851 ranges = <0 0 0x1000>;
1854 compatible = "ti,am3352-ecap",
1858 clocks = <&l4ls_gclk>;
1859 clock-names = "fck";
1861 interrupt-names = "ecap1";
1862 status = "disabled";
1866 compatible = "ti,am3352-ehrpwm",
1870 clocks = <&ehrpwm1_tbclk>, <&l4ls_gclk>;
1871 clock-names = "tbclk", "fck";
1872 status = "disabled";
1877 target-module@4000 { /* 0x48304000, ap 70 44.0 */
1878 compatible = "ti,sysc-omap4", "ti,sysc";
1881 reg-names = "rev", "sysc";
1882 ti,sysc-midle = <SYSC_IDLE_FORCE>,
1885 <SYSC_IDLE_SMART_WKUP>;
1886 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1889 <SYSC_IDLE_SMART_WKUP>;
1890 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1891 clocks = <&l4ls_clkctrl AM3_L4LS_EPWMSS2_CLKCTRL 0>;
1892 clock-names = "fck";
1893 #address-cells = <1>;
1895 ranges = <0x0 0x4000 0x1000>;
1898 compatible = "ti,am33xx-pwmss";
1900 #address-cells = <1>;
1902 status = "disabled";
1903 ranges = <0 0 0x1000>;
1906 compatible = "ti,am3352-ecap",
1910 clocks = <&l4ls_gclk>;
1911 clock-names = "fck";
1913 interrupt-names = "ecap2";
1914 status = "disabled";
1918 compatible = "ti,am3352-ehrpwm",
1922 clocks = <&ehrpwm2_tbclk>, <&l4ls_gclk>;
1923 clock-names = "tbclk", "fck";
1924 status = "disabled";
1929 target-module@e000 { /* 0x4830e000, ap 72 4a.0 */
1930 compatible = "ti,sysc-omap4", "ti,sysc";
1933 reg-names = "rev", "sysc";
1934 ti,sysc-midle = <SYSC_IDLE_FORCE>,
1937 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1940 /* Domains (P, C): per_pwrdm, lcdc_clkdm */
1941 clocks = <&lcdc_clkctrl AM3_LCDC_LCDC_CLKCTRL 0>;
1942 clock-names = "fck";
1943 #address-cells = <1>;
1945 ranges = <0x0 0xe000 0x1000>;
1948 compatible = "ti,am33xx-tilcdc";
1951 status = "disabled";
1955 target-module@10000 { /* 0x48310000, ap 76 4e.1 */
1956 compatible = "ti,sysc-omap2", "ti,sysc";
1957 reg = <0x11fe0 0x4>,
1959 reg-names = "rev", "sysc";
1960 ti,sysc-mask = <SYSC_OMAP2_AUTOIDLE>;
1961 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1963 /* Domains (P, C): per_pwrdm, l4ls_clkdm */
1964 clocks = <&l4ls_clkctrl AM3_L4LS_RNG_CLKCTRL 0>;
1965 clock-names = "fck";
1966 #address-cells = <1>;
1968 ranges = <0x0 0x10000 0x2000>;
1971 compatible = "ti,omap4-rng";
1977 target-module@13000 { /* 0x48313000, ap 97 62.0 */
1978 compatible = "ti,sysc";
1979 status = "disabled";
1980 #address-cells = <1>;
1982 ranges = <0x0 0x13000 0x1000>;
1985 target-module@15000 { /* 0x48315000, ap 94 56.0 */
1986 compatible = "ti,sysc";
1987 status = "disabled";
1988 #address-cells = <1>;
1990 ranges = <0x00000000 0x00015000 0x00001000>,
1991 <0x00001000 0x00016000 0x00001000>;
1994 target-module@18000 { /* 0x48318000, ap 74 4c.0 */
1995 compatible = "ti,sysc";
1996 status = "disabled";
1997 #address-cells = <1>;
1999 ranges = <0x0 0x18000 0x4000>;
2002 target-module@20000 { /* 0x48320000, ap 99 34.0 */
2003 compatible = "ti,sysc";
2004 status = "disabled";
2005 #address-cells = <1>;
2007 ranges = <0x0 0x20000 0x1000>;
2010 target-module@22000 { /* 0x48322000, ap 101 3e.0 */
2011 compatible = "ti,sysc";
2012 status = "disabled";
2013 #address-cells = <1>;
2015 ranges = <0x0 0x22000 0x1000>;
2018 target-module@24000 { /* 0x48324000, ap 103 68.0 */
2019 compatible = "ti,sysc";
2020 status = "disabled";
2021 #address-cells = <1>;
2023 ranges = <0x0 0x24000 0x1000>;