2 * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
4 * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
6 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
7 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
8 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
9 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
10 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
11 * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
13 * See file CREDITS for list of people who contributed to this
16 * This program is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of
19 * the License, or (at your option) any later version.
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
32 #include <asm-offsets.h>
35 #include <asm/system.h>
36 #include <linux/linkage.h>
40 ldr pc, _undefined_instruction
41 ldr pc, _software_interrupt
42 ldr pc, _prefetch_abort
47 #ifdef CONFIG_SPL_BUILD
48 _undefined_instruction: .word _undefined_instruction
49 _software_interrupt: .word _software_interrupt
50 _prefetch_abort: .word _prefetch_abort
51 _data_abort: .word _data_abort
52 _not_used: .word _not_used
55 _pad: .word 0x12345678 /* now 16*4=64 */
57 _undefined_instruction: .word undefined_instruction
58 _software_interrupt: .word software_interrupt
59 _prefetch_abort: .word prefetch_abort
60 _data_abort: .word data_abort
61 _not_used: .word not_used
64 _pad: .word 0x12345678 /* now 16*4=64 */
65 #endif /* CONFIG_SPL_BUILD */
70 .balignl 16,0xdeadbeef
71 /*************************************************************************
73 * Startup Code (reset vector)
75 * do important init only if we don't start from memory!
76 * setup Memory and board specific bits prior to relocation.
77 * relocate armboot to ram
80 *************************************************************************/
84 .word CONFIG_SYS_TEXT_BASE
87 * These are defined in the board-specific linker script.
91 .word __bss_start - _start
93 .global _image_copy_end_ofs
95 .word __image_copy_end - _start
99 .word __bss_end__ - _start
105 #ifdef CONFIG_USE_IRQ
106 /* IRQ stack memory (calculated at run-time) */
107 .globl IRQ_STACK_START
111 /* IRQ stack memory (calculated at run-time) */
112 .globl FIQ_STACK_START
117 /* IRQ stack memory (calculated at run-time) + 8 bytes */
118 .globl IRQ_STACK_START_IN
123 * the actual reset code
129 * set the cpu to SVC32 mode
138 * (OMAP4 spl TEXT_BASE is not 32 byte aligned.
139 * Continue to use ROM code vector only in OMAP4 spl)
141 #if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD))
142 /* Set V=0 in CP15 SCTRL register - for VBAR to point to vector */
143 mrc p15, 0, r0, c1, c0, 0 @ Read CP15 SCTRL Register
144 bic r0, #CR_V @ V = 0
145 mcr p15, 0, r0, c1, c0, 0 @ Write CP15 SCTRL Register
147 /* Set vector address in CP15 VBAR register */
149 mcr p15, 0, r0, c12, c0, 0 @Set VBAR
152 /* the mask ROM code should have PLL and others stable */
153 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
158 /* Set stackpointer in internal RAM to call board_init_f */
160 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
161 bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
165 /*------------------------------------------------------------------------------*/
167 #ifndef CONFIG_SPL_BUILD
169 * void relocate_code (addr_sp, gd, addr_moni)
171 * This "function" does not return, instead it continues in RAM
172 * after relocating the monitor code.
176 mov r4, r0 /* save addr_sp */
177 mov r5, r1 /* save addr of gd */
178 mov r6, r2 /* save addr of destination */
180 /* Set up the stack */
186 moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
187 beq clear_bss /* skip relocation */
188 mov r1, r6 /* r1 <- scratch for copy_loop */
189 ldr r3, _image_copy_end_ofs
190 add r2, r0, r3 /* r2 <- source end address */
193 ldmia r0!, {r9-r10} /* copy from source address [r0] */
194 stmia r1!, {r9-r10} /* copy to target address [r1] */
195 cmp r0, r2 /* until source end address [r2] */
199 * fix .rel.dyn relocations
201 ldr r0, _TEXT_BASE /* r0 <- Text base */
202 sub r9, r6, r0 /* r9 <- relocation offset */
203 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
204 add r10, r10, r0 /* r10 <- sym table in FLASH */
205 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
206 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
207 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
208 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
210 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
211 add r0, r0, r9 /* r0 <- location to fix up in RAM */
214 cmp r7, #23 /* relative fixup? */
216 cmp r7, #2 /* absolute fixup? */
218 /* ignore unknown type of fixup */
221 /* absolute fix: set location to (offset) symbol value */
222 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
223 add r1, r10, r1 /* r1 <- address of symbol in table */
224 ldr r1, [r1, #4] /* r1 <- symbol value */
225 add r1, r1, r9 /* r1 <- relocated sym addr */
228 /* relative fix: increase location by offset */
233 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
238 .word __rel_dyn_start - _start
240 .word __rel_dyn_end - _start
242 .word __dynsym_start - _start
245 ldr r0, _bss_start_ofs
247 mov r4, r6 /* reloc addr */
250 mov r2, #0x00000000 /* clear */
252 clbss_l:cmp r0, r1 /* clear loop... */
253 bhs clbss_e /* if reached end of bss, exit */
260 * We are done. Do not return, instead branch to second part of board
261 * initialization, now running from RAM.
265 * If I-cache is enabled invalidate it
267 #ifndef CONFIG_SYS_ICACHE_OFF
268 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
269 mcr p15, 0, r0, c7, c10, 4 @ DSB
270 mcr p15, 0, r0, c7, c5, 4 @ ISB
275 #if !defined(CONFIG_TEGRA20)
276 /* Set vector address in CP15 VBAR register */
279 mcr p15, 0, r0, c12, c0, 0 @Set VBAR
280 #endif /* !Tegra20 */
282 ldr r0, _board_init_r_ofs
286 /* setup parameters for board_init_r */
287 mov r0, r5 /* gd_t */
288 mov r1, r6 /* dest_addr */
293 .word board_init_r - _start
294 ENDPROC(relocate_code)
297 /*************************************************************************
299 * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3)
300 * __attribute__((weak));
302 * Stack pointer is not yet initialized at this moment
303 * Don't save anything to stack even if compiled with -O0
305 *************************************************************************/
306 ENTRY(save_boot_params)
307 bx lr @ back to my caller
308 ENDPROC(save_boot_params)
309 .weak save_boot_params
311 /*************************************************************************
315 * Setup CP15 registers (cache, MMU, TLBs). The I-cache is turned on unless
316 * CONFIG_SYS_ICACHE_OFF is defined.
318 *************************************************************************/
323 mov r0, #0 @ set up for MCR
324 mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
325 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
326 mcr p15, 0, r0, c7, c5, 6 @ invalidate BP array
327 mcr p15, 0, r0, c7, c10, 4 @ DSB
328 mcr p15, 0, r0, c7, c5, 4 @ ISB
331 * disable MMU stuff and caches
333 mrc p15, 0, r0, c1, c0, 0
334 bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
335 bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
336 orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
337 orr r0, r0, #0x00000800 @ set bit 11 (Z---) BTB
338 #ifdef CONFIG_SYS_ICACHE_OFF
339 bic r0, r0, #0x00001000 @ clear bit 12 (I) I-cache
341 orr r0, r0, #0x00001000 @ set bit 12 (I) I-cache
343 mcr p15, 0, r0, c1, c0, 0
344 mov pc, lr @ back to my caller
345 ENDPROC(cpu_init_cp15)
347 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
348 /*************************************************************************
350 * CPU_init_critical registers
352 * setup important registers
353 * setup memory timing
355 *************************************************************************/
358 * Jump to board specific initialization...
359 * The Mask ROM will have already initialized
360 * basic memory. Go here to bump up clock rate and handle
361 * wake up conditions.
363 b lowlevel_init @ go setup pll,mux,memory
364 ENDPROC(cpu_init_crit)
367 #ifndef CONFIG_SPL_BUILD
369 *************************************************************************
373 *************************************************************************
378 #define S_FRAME_SIZE 72
400 #define MODE_SVC 0x13
404 * use bad_save_user_regs for abort/prefetch/undef/swi ...
405 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
408 .macro bad_save_user_regs
409 sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current
411 stmia sp, {r0 - r12} @ Save user registers (now in
413 ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort
415 ldmia r2, {r2 - r3} @ get values for "aborted" pc
416 @ and cpsr (into parm regs)
417 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
421 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
422 mov r0, sp @ save current stack into r0
426 .macro irq_save_user_regs
427 sub sp, sp, #S_FRAME_SIZE
428 stmia sp, {r0 - r12} @ Calling r0-r12
429 add r8, sp, #S_PC @ !! R8 NEEDS to be saved !!
430 @ a reserved stack spot would
432 stmdb r8, {sp, lr}^ @ Calling SP, LR
433 str lr, [r8, #0] @ Save calling PC
435 str r6, [r8, #4] @ Save CPSR
436 str r0, [r8, #8] @ Save OLD_R0
440 .macro irq_restore_user_regs
441 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
443 ldr lr, [sp, #S_PC] @ Get PC
444 add sp, sp, #S_FRAME_SIZE
445 subs pc, lr, #4 @ return & move spsr_svc into
450 ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter
453 str lr, [r13] @ save caller lr in position 0
455 mrs lr, spsr @ get the spsr
456 str lr, [r13, #4] @ save spsr in position 1 of
459 mov r13, #MODE_SVC @ prepare SVC-Mode
461 msr spsr, r13 @ switch modes, make sure
463 mov lr, pc @ capture return pc
464 movs pc, lr @ jump to next instruction &
468 .macro get_bad_stack_swi
469 sub r13, r13, #4 @ space on current stack for
471 str r0, [r13] @ save R0's value.
472 ldr r0, IRQ_STACK_START_IN @ get data regions start
473 @ spots for abort stack
474 str lr, [r0] @ save caller lr in position 0
476 mrs r0, spsr @ get the spsr
477 str lr, [r0, #4] @ save spsr in position 1 of
479 ldr r0, [r13] @ restore r0
480 add r13, r13, #4 @ pop stack entry
483 .macro get_irq_stack @ setup IRQ stack
484 ldr sp, IRQ_STACK_START
487 .macro get_fiq_stack @ setup FIQ stack
488 ldr sp, FIQ_STACK_START
495 undefined_instruction:
498 bl do_undefined_instruction
504 bl do_software_interrupt
524 #ifdef CONFIG_USE_IRQ
531 irq_restore_user_regs
536 /* someone ought to write a more effective fiq_save_user_regs */
539 irq_restore_user_regs
555 #endif /* CONFIG_USE_IRQ */
556 #endif /* CONFIG_SPL_BUILD */