OMAP5: add ABB setup for MPU voltage domain
[platform/kernel/u-boot.git] / arch / arm / cpu / armv7 / omap5 / prcm-regs.c
1 /*
2  *
3  * HW regs data for OMAP5 Soc
4  *
5  * (C) Copyright 2013
6  * Texas Instruments, <www.ti.com>
7  *
8  * Sricharan R <r.sricharan@ti.com>
9  *
10  * See file CREDITS for list of people who contributed to this
11  * project.
12  *
13  * This program is free software; you can redistribute it and/or
14  * modify it under the terms of the GNU General Public License as
15  * published by the Free Software Foundation; either version 2 of
16  * the License, or (at your option) any later version.
17  *
18  * This program is distributed in the hope that it will be useful,
19  * but WITHOUT ANY WARRANTY; without even the implied warranty of
20  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21  * GNU General Public License for more details.
22  *
23  * You should have received a copy of the GNU General Public License
24  * along with this program; if not, write to the Free Software
25  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26  * MA 02111-1307 USA
27  */
28
29 #include <asm/omap_common.h>
30
31 struct prcm_regs const omap5_es1_prcm = {
32         /* cm1.ckgen */
33         .cm_clksel_core = 0x4a004100,
34         .cm_clksel_abe = 0x4a004108,
35         .cm_dll_ctrl = 0x4a004110,
36         .cm_clkmode_dpll_core = 0x4a004120,
37         .cm_idlest_dpll_core = 0x4a004124,
38         .cm_autoidle_dpll_core = 0x4a004128,
39         .cm_clksel_dpll_core = 0x4a00412c,
40         .cm_div_m2_dpll_core = 0x4a004130,
41         .cm_div_m3_dpll_core = 0x4a004134,
42         .cm_div_h11_dpll_core = 0x4a004138,
43         .cm_div_h12_dpll_core = 0x4a00413c,
44         .cm_div_h13_dpll_core = 0x4a004140,
45         .cm_div_h14_dpll_core = 0x4a004144,
46         .cm_ssc_deltamstep_dpll_core = 0x4a004148,
47         .cm_ssc_modfreqdiv_dpll_core = 0x4a00414c,
48         .cm_emu_override_dpll_core = 0x4a004150,
49         .cm_div_h22_dpllcore = 0x4a004154,
50         .cm_div_h23_dpll_core = 0x4a004158,
51         .cm_clkmode_dpll_mpu = 0x4a004160,
52         .cm_idlest_dpll_mpu = 0x4a004164,
53         .cm_autoidle_dpll_mpu = 0x4a004168,
54         .cm_clksel_dpll_mpu = 0x4a00416c,
55         .cm_div_m2_dpll_mpu = 0x4a004170,
56         .cm_ssc_deltamstep_dpll_mpu = 0x4a004188,
57         .cm_ssc_modfreqdiv_dpll_mpu = 0x4a00418c,
58         .cm_bypclk_dpll_mpu = 0x4a00419c,
59         .cm_clkmode_dpll_iva = 0x4a0041a0,
60         .cm_idlest_dpll_iva = 0x4a0041a4,
61         .cm_autoidle_dpll_iva = 0x4a0041a8,
62         .cm_clksel_dpll_iva = 0x4a0041ac,
63         .cm_div_h11_dpll_iva = 0x4a0041b8,
64         .cm_div_h12_dpll_iva = 0x4a0041bc,
65         .cm_ssc_deltamstep_dpll_iva = 0x4a0041c8,
66         .cm_ssc_modfreqdiv_dpll_iva = 0x4a0041cc,
67         .cm_bypclk_dpll_iva = 0x4a0041dc,
68         .cm_clkmode_dpll_abe = 0x4a0041e0,
69         .cm_idlest_dpll_abe = 0x4a0041e4,
70         .cm_autoidle_dpll_abe = 0x4a0041e8,
71         .cm_clksel_dpll_abe = 0x4a0041ec,
72         .cm_div_m2_dpll_abe = 0x4a0041f0,
73         .cm_div_m3_dpll_abe = 0x4a0041f4,
74         .cm_ssc_deltamstep_dpll_abe = 0x4a004208,
75         .cm_ssc_modfreqdiv_dpll_abe = 0x4a00420c,
76         .cm_clkmode_dpll_ddrphy = 0x4a004220,
77         .cm_idlest_dpll_ddrphy = 0x4a004224,
78         .cm_autoidle_dpll_ddrphy = 0x4a004228,
79         .cm_clksel_dpll_ddrphy = 0x4a00422c,
80         .cm_div_m2_dpll_ddrphy = 0x4a004230,
81         .cm_div_h11_dpll_ddrphy = 0x4a004238,
82         .cm_div_h12_dpll_ddrphy = 0x4a00423c,
83         .cm_div_h13_dpll_ddrphy = 0x4a004240,
84         .cm_ssc_deltamstep_dpll_ddrphy = 0x4a004248,
85         .cm_shadow_freq_config1 = 0x4a004260,
86         .cm_mpu_mpu_clkctrl = 0x4a004320,
87
88         /* cm1.dsp */
89         .cm_dsp_clkstctrl = 0x4a004400,
90         .cm_dsp_dsp_clkctrl = 0x4a004420,
91
92         /* cm1.abe */
93         .cm1_abe_clkstctrl = 0x4a004500,
94         .cm1_abe_l4abe_clkctrl = 0x4a004520,
95         .cm1_abe_aess_clkctrl = 0x4a004528,
96         .cm1_abe_pdm_clkctrl = 0x4a004530,
97         .cm1_abe_dmic_clkctrl = 0x4a004538,
98         .cm1_abe_mcasp_clkctrl = 0x4a004540,
99         .cm1_abe_mcbsp1_clkctrl = 0x4a004548,
100         .cm1_abe_mcbsp2_clkctrl = 0x4a004550,
101         .cm1_abe_mcbsp3_clkctrl = 0x4a004558,
102         .cm1_abe_slimbus_clkctrl = 0x4a004560,
103         .cm1_abe_timer5_clkctrl = 0x4a004568,
104         .cm1_abe_timer6_clkctrl = 0x4a004570,
105         .cm1_abe_timer7_clkctrl = 0x4a004578,
106         .cm1_abe_timer8_clkctrl = 0x4a004580,
107         .cm1_abe_wdt3_clkctrl = 0x4a004588,
108
109         /* cm2.ckgen */
110         .cm_clksel_mpu_m3_iss_root = 0x4a008100,
111         .cm_clksel_usb_60mhz = 0x4a008104,
112         .cm_scale_fclk = 0x4a008108,
113         .cm_core_dvfs_perf1 = 0x4a008110,
114         .cm_core_dvfs_perf2 = 0x4a008114,
115         .cm_core_dvfs_perf3 = 0x4a008118,
116         .cm_core_dvfs_perf4 = 0x4a00811c,
117         .cm_core_dvfs_current = 0x4a008124,
118         .cm_iva_dvfs_perf_tesla = 0x4a008128,
119         .cm_iva_dvfs_perf_ivahd = 0x4a00812c,
120         .cm_iva_dvfs_perf_abe = 0x4a008130,
121         .cm_iva_dvfs_current = 0x4a008138,
122         .cm_clkmode_dpll_per = 0x4a008140,
123         .cm_idlest_dpll_per = 0x4a008144,
124         .cm_autoidle_dpll_per = 0x4a008148,
125         .cm_clksel_dpll_per = 0x4a00814c,
126         .cm_div_m2_dpll_per = 0x4a008150,
127         .cm_div_m3_dpll_per = 0x4a008154,
128         .cm_div_h11_dpll_per = 0x4a008158,
129         .cm_div_h12_dpll_per = 0x4a00815c,
130         .cm_div_h14_dpll_per = 0x4a008164,
131         .cm_ssc_deltamstep_dpll_per = 0x4a008168,
132         .cm_ssc_modfreqdiv_dpll_per = 0x4a00816c,
133         .cm_emu_override_dpll_per = 0x4a008170,
134         .cm_clkmode_dpll_usb = 0x4a008180,
135         .cm_idlest_dpll_usb = 0x4a008184,
136         .cm_autoidle_dpll_usb = 0x4a008188,
137         .cm_clksel_dpll_usb = 0x4a00818c,
138         .cm_div_m2_dpll_usb = 0x4a008190,
139         .cm_ssc_deltamstep_dpll_usb = 0x4a0081a8,
140         .cm_ssc_modfreqdiv_dpll_usb = 0x4a0081ac,
141         .cm_clkdcoldo_dpll_usb = 0x4a0081b4,
142         .cm_clkmode_dpll_unipro = 0x4a0081c0,
143         .cm_idlest_dpll_unipro = 0x4a0081c4,
144         .cm_autoidle_dpll_unipro = 0x4a0081c8,
145         .cm_clksel_dpll_unipro = 0x4a0081cc,
146         .cm_div_m2_dpll_unipro = 0x4a0081d0,
147         .cm_ssc_deltamstep_dpll_unipro = 0x4a0081e8,
148         .cm_ssc_modfreqdiv_dpll_unipro = 0x4a0081ec,
149
150         /* cm2.core */
151         .cm_coreaon_bandgap_clkctrl = 0x4a008648,
152         .cm_coreaon_io_srcomp_clkctrl = 0x4a008650,
153         .cm_l3_1_clkstctrl = 0x4a008700,
154         .cm_l3_1_dynamicdep = 0x4a008708,
155         .cm_l3_1_l3_1_clkctrl = 0x4a008720,
156         .cm_l3_2_clkstctrl = 0x4a008800,
157         .cm_l3_2_dynamicdep = 0x4a008808,
158         .cm_l3_2_l3_2_clkctrl = 0x4a008820,
159         .cm_l3_gpmc_clkctrl = 0x4a008828,
160         .cm_l3_2_ocmc_ram_clkctrl = 0x4a008830,
161         .cm_mpu_m3_clkstctrl = 0x4a008900,
162         .cm_mpu_m3_staticdep = 0x4a008904,
163         .cm_mpu_m3_dynamicdep = 0x4a008908,
164         .cm_mpu_m3_mpu_m3_clkctrl = 0x4a008920,
165         .cm_sdma_clkstctrl = 0x4a008a00,
166         .cm_sdma_staticdep = 0x4a008a04,
167         .cm_sdma_dynamicdep = 0x4a008a08,
168         .cm_sdma_sdma_clkctrl = 0x4a008a20,
169         .cm_memif_clkstctrl = 0x4a008b00,
170         .cm_memif_dmm_clkctrl = 0x4a008b20,
171         .cm_memif_emif_fw_clkctrl = 0x4a008b28,
172         .cm_memif_emif_1_clkctrl = 0x4a008b30,
173         .cm_memif_emif_2_clkctrl = 0x4a008b38,
174         .cm_memif_dll_clkctrl = 0x4a008b40,
175         .cm_memif_emif_h1_clkctrl = 0x4a008b50,
176         .cm_memif_emif_h2_clkctrl = 0x4a008b58,
177         .cm_memif_dll_h_clkctrl = 0x4a008b60,
178         .cm_c2c_clkstctrl = 0x4a008c00,
179         .cm_c2c_staticdep = 0x4a008c04,
180         .cm_c2c_dynamicdep = 0x4a008c08,
181         .cm_c2c_sad2d_clkctrl = 0x4a008c20,
182         .cm_c2c_modem_icr_clkctrl = 0x4a008c28,
183         .cm_c2c_sad2d_fw_clkctrl = 0x4a008c30,
184         .cm_l4cfg_clkstctrl = 0x4a008d00,
185         .cm_l4cfg_dynamicdep = 0x4a008d08,
186         .cm_l4cfg_l4_cfg_clkctrl = 0x4a008d20,
187         .cm_l4cfg_hw_sem_clkctrl = 0x4a008d28,
188         .cm_l4cfg_mailbox_clkctrl = 0x4a008d30,
189         .cm_l4cfg_sar_rom_clkctrl = 0x4a008d38,
190         .cm_l3instr_clkstctrl = 0x4a008e00,
191         .cm_l3instr_l3_3_clkctrl = 0x4a008e20,
192         .cm_l3instr_l3_instr_clkctrl = 0x4a008e28,
193         .cm_l3instr_intrconn_wp1_clkctrl = 0x4a008e40,
194
195         /* cm2.ivahd */
196         .cm_ivahd_clkstctrl = 0x4a008f00,
197         .cm_ivahd_ivahd_clkctrl = 0x4a008f20,
198         .cm_ivahd_sl2_clkctrl = 0x4a008f28,
199
200         /* cm2.cam */
201         .cm_cam_clkstctrl = 0x4a009000,
202         .cm_cam_iss_clkctrl = 0x4a009020,
203         .cm_cam_fdif_clkctrl = 0x4a009028,
204
205         /* cm2.dss */
206         .cm_dss_clkstctrl = 0x4a009100,
207         .cm_dss_dss_clkctrl = 0x4a009120,
208
209         /* cm2.sgx */
210         .cm_sgx_clkstctrl = 0x4a009200,
211         .cm_sgx_sgx_clkctrl = 0x4a009220,
212
213         /* cm2.l3init */
214         .cm_l3init_clkstctrl = 0x4a009300,
215         .cm_l3init_hsmmc1_clkctrl = 0x4a009328,
216         .cm_l3init_hsmmc2_clkctrl = 0x4a009330,
217         .cm_l3init_hsi_clkctrl = 0x4a009338,
218         .cm_l3init_hsusbhost_clkctrl = 0x4a009358,
219         .cm_l3init_hsusbotg_clkctrl = 0x4a009360,
220         .cm_l3init_hsusbtll_clkctrl = 0x4a009368,
221         .cm_l3init_p1500_clkctrl = 0x4a009378,
222         .cm_l3init_fsusb_clkctrl = 0x4a0093d0,
223         .cm_l3init_ocp2scp1_clkctrl = 0x4a0093e0,
224
225         /* cm2.l4per */
226         .cm_l4per_clkstctrl = 0x4a009400,
227         .cm_l4per_dynamicdep = 0x4a009408,
228         .cm_l4per_adc_clkctrl = 0x4a009420,
229         .cm_l4per_gptimer10_clkctrl = 0x4a009428,
230         .cm_l4per_gptimer11_clkctrl = 0x4a009430,
231         .cm_l4per_gptimer2_clkctrl = 0x4a009438,
232         .cm_l4per_gptimer3_clkctrl = 0x4a009440,
233         .cm_l4per_gptimer4_clkctrl = 0x4a009448,
234         .cm_l4per_gptimer9_clkctrl = 0x4a009450,
235         .cm_l4per_elm_clkctrl = 0x4a009458,
236         .cm_l4per_gpio2_clkctrl = 0x4a009460,
237         .cm_l4per_gpio3_clkctrl = 0x4a009468,
238         .cm_l4per_gpio4_clkctrl = 0x4a009470,
239         .cm_l4per_gpio5_clkctrl = 0x4a009478,
240         .cm_l4per_gpio6_clkctrl = 0x4a009480,
241         .cm_l4per_hdq1w_clkctrl = 0x4a009488,
242         .cm_l4per_hecc1_clkctrl = 0x4a009490,
243         .cm_l4per_hecc2_clkctrl = 0x4a009498,
244         .cm_l4per_i2c1_clkctrl = 0x4a0094a0,
245         .cm_l4per_i2c2_clkctrl = 0x4a0094a8,
246         .cm_l4per_i2c3_clkctrl = 0x4a0094b0,
247         .cm_l4per_i2c4_clkctrl = 0x4a0094b8,
248         .cm_l4per_l4per_clkctrl = 0x4a0094c0,
249         .cm_l4per_mcasp2_clkctrl = 0x4a0094d0,
250         .cm_l4per_mcasp3_clkctrl = 0x4a0094d8,
251         .cm_l4per_mgate_clkctrl = 0x4a0094e8,
252         .cm_l4per_mcspi1_clkctrl = 0x4a0094f0,
253         .cm_l4per_mcspi2_clkctrl = 0x4a0094f8,
254         .cm_l4per_mcspi3_clkctrl = 0x4a009500,
255         .cm_l4per_mcspi4_clkctrl = 0x4a009508,
256         .cm_l4per_gpio7_clkctrl = 0x4a009510,
257         .cm_l4per_gpio8_clkctrl = 0x4a009518,
258         .cm_l4per_mmcsd3_clkctrl = 0x4a009520,
259         .cm_l4per_mmcsd4_clkctrl = 0x4a009528,
260         .cm_l4per_msprohg_clkctrl = 0x4a009530,
261         .cm_l4per_slimbus2_clkctrl = 0x4a009538,
262         .cm_l4per_uart1_clkctrl = 0x4a009540,
263         .cm_l4per_uart2_clkctrl = 0x4a009548,
264         .cm_l4per_uart3_clkctrl = 0x4a009550,
265         .cm_l4per_uart4_clkctrl = 0x4a009558,
266         .cm_l4per_mmcsd5_clkctrl = 0x4a009560,
267         .cm_l4per_i2c5_clkctrl = 0x4a009568,
268         .cm_l4per_uart5_clkctrl = 0x4a009570,
269         .cm_l4per_uart6_clkctrl = 0x4a009578,
270         .cm_l4sec_clkstctrl = 0x4a009580,
271         .cm_l4sec_staticdep = 0x4a009584,
272         .cm_l4sec_dynamicdep = 0x4a009588,
273         .cm_l4sec_aes1_clkctrl = 0x4a0095a0,
274         .cm_l4sec_aes2_clkctrl = 0x4a0095a8,
275         .cm_l4sec_des3des_clkctrl = 0x4a0095b0,
276         .cm_l4sec_pkaeip29_clkctrl = 0x4a0095b8,
277         .cm_l4sec_rng_clkctrl = 0x4a0095c0,
278         .cm_l4sec_sha2md51_clkctrl = 0x4a0095c8,
279         .cm_l4sec_cryptodma_clkctrl = 0x4a0095d8,
280
281         /* l4 wkup regs */
282         .cm_abe_pll_ref_clksel = 0x4ae0610c,
283         .cm_sys_clksel = 0x4ae06110,
284         .cm_wkup_clkstctrl = 0x4ae07800,
285         .cm_wkup_l4wkup_clkctrl = 0x4ae07820,
286         .cm_wkup_wdtimer1_clkctrl = 0x4ae07828,
287         .cm_wkup_wdtimer2_clkctrl = 0x4ae07830,
288         .cm_wkup_gpio1_clkctrl = 0x4ae07838,
289         .cm_wkup_gptimer1_clkctrl = 0x4ae07840,
290         .cm_wkup_gptimer12_clkctrl = 0x4ae07848,
291         .cm_wkup_synctimer_clkctrl = 0x4ae07850,
292         .cm_wkup_usim_clkctrl = 0x4ae07858,
293         .cm_wkup_sarram_clkctrl = 0x4ae07860,
294         .cm_wkup_keyboard_clkctrl = 0x4ae07878,
295         .cm_wkup_rtc_clkctrl = 0x4ae07880,
296         .cm_wkup_bandgap_clkctrl = 0x4ae07888,
297         .cm_wkupaon_scrm_clkctrl = 0x4ae07890,
298         .cm_wkupaon_io_srcomp_clkctrl = 0x4ae07898,
299         .prm_rstctrl = 0x4ae07b00,
300         .prm_rstst = 0x4ae07b04,
301         .prm_vc_val_bypass = 0x4ae07ba0,
302         .prm_vc_cfg_i2c_mode = 0x4ae07bb4,
303         .prm_vc_cfg_i2c_clk = 0x4ae07bb8,
304         .prm_sldo_core_setup = 0x4ae07bc4,
305         .prm_sldo_core_ctrl = 0x4ae07bc8,
306         .prm_sldo_mpu_setup = 0x4ae07bcc,
307         .prm_sldo_mpu_ctrl = 0x4ae07bd0,
308         .prm_sldo_mm_setup = 0x4ae07bd4,
309         .prm_sldo_mm_ctrl = 0x4ae07bd8,
310 };
311
312 struct omap_sys_ctrl_regs const omap5_ctrl = {
313         .control_status                         = 0x4A002134,
314         .control_std_fuse_opp_vdd_mpu_2         = 0x4A0021B4,
315         .control_paconf_global                  = 0x4A002DA0,
316         .control_paconf_mode                    = 0x4A002DA4,
317         .control_smart1io_padconf_0             = 0x4A002DA8,
318         .control_smart1io_padconf_1             = 0x4A002DAC,
319         .control_smart1io_padconf_2             = 0x4A002DB0,
320         .control_smart2io_padconf_0             = 0x4A002DB4,
321         .control_smart2io_padconf_1             = 0x4A002DB8,
322         .control_smart2io_padconf_2             = 0x4A002DBC,
323         .control_smart3io_padconf_0             = 0x4A002DC0,
324         .control_smart3io_padconf_1             = 0x4A002DC4,
325         .control_pbias                          = 0x4A002E00,
326         .control_i2c_0                          = 0x4A002E04,
327         .control_camera_rx                      = 0x4A002E08,
328         .control_hdmi_tx_phy                    = 0x4A002E0C,
329         .control_uniportm                       = 0x4A002E10,
330         .control_dsiphy                         = 0x4A002E14,
331         .control_mcbsplp                        = 0x4A002E18,
332         .control_usb2phycore                    = 0x4A002E1C,
333         .control_hdmi_1                         = 0x4A002E20,
334         .control_hsi                            = 0x4A002E24,
335         .control_ddr3ch1_0                      = 0x4A002E30,
336         .control_ddr3ch2_0                      = 0x4A002E34,
337         .control_ddrch1_0                       = 0x4A002E38,
338         .control_ddrch1_1                       = 0x4A002E3C,
339         .control_ddrch2_0                       = 0x4A002E40,
340         .control_ddrch2_1                       = 0x4A002E44,
341         .control_lpddr2ch1_0                    = 0x4A002E48,
342         .control_lpddr2ch1_1                    = 0x4A002E4C,
343         .control_ddrio_0                        = 0x4A002E50,
344         .control_ddrio_1                        = 0x4A002E54,
345         .control_ddrio_2                        = 0x4A002E58,
346         .control_hyst_1                         = 0x4A002E5C,
347         .control_usbb_hsic_control              = 0x4A002E60,
348         .control_c2c                            = 0x4A002E64,
349         .control_core_control_spare_rw          = 0x4A002E68,
350         .control_core_control_spare_r           = 0x4A002E6C,
351         .control_core_control_spare_r_c0        = 0x4A002E70,
352         .control_srcomp_north_side              = 0x4A002E74,
353         .control_srcomp_south_side              = 0x4A002E78,
354         .control_srcomp_east_side               = 0x4A002E7C,
355         .control_srcomp_west_side               = 0x4A002E80,
356         .control_srcomp_code_latch              = 0x4A002E84,
357         .control_port_emif1_sdram_config        = 0x4AE0C110,
358         .control_port_emif1_lpddr2_nvm_config   = 0x4AE0C114,
359         .control_port_emif2_sdram_config        = 0x4AE0C118,
360         .control_emif1_sdram_config_ext         = 0x4AE0C144,
361         .control_emif2_sdram_config_ext         = 0x4AE0C148,
362         .control_wkup_ldovbb_mpu_voltage_ctrl   = 0x4AE0C318,
363         .control_smart1nopmio_padconf_0         = 0x4AE0CDA0,
364         .control_smart1nopmio_padconf_1         = 0x4AE0CDA4,
365         .control_padconf_mode                   = 0x4AE0CDA8,
366         .control_xtal_oscillator                = 0x4AE0CDAC,
367         .control_i2c_2                          = 0x4AE0CDB0,
368         .control_ckobuffer                      = 0x4AE0CDB4,
369         .control_wkup_control_spare_rw          = 0x4AE0CDB8,
370         .control_wkup_control_spare_r           = 0x4AE0CDBC,
371         .control_wkup_control_spare_r_c0        = 0x4AE0CDC0,
372         .control_srcomp_east_side_wkup          = 0x4AE0CDC4,
373         .control_efuse_1                        = 0x4AE0CDC8,
374         .control_efuse_2                        = 0x4AE0CDCC,
375         .control_efuse_3                        = 0x4AE0CDD0,
376         .control_efuse_4                        = 0x4AE0CDD4,
377         .control_efuse_5                        = 0x4AE0CDD8,
378         .control_efuse_6                        = 0x4AE0CDDC,
379         .control_efuse_7                        = 0x4AE0CDE0,
380         .control_efuse_8                        = 0x4AE0CDE4,
381         .control_efuse_9                        = 0x4AE0CDE8,
382         .control_efuse_10                       = 0x4AE0CDEC,
383         .control_efuse_11                       = 0x4AE0CDF0,
384         .control_efuse_12                       = 0x4AE0CDF4,
385         .control_efuse_13                       = 0x4AE0CDF8,
386 };
387
388 struct omap_sys_ctrl_regs const dra7xx_ctrl = {
389         .control_status                         = 0x4A002134,
390         .control_core_mmr_lock1                 = 0x4A002540,
391         .control_core_mmr_lock2                 = 0x4A002544,
392         .control_core_mmr_lock3                 = 0x4A002548,
393         .control_core_mmr_lock4                 = 0x4A00254C,
394         .control_core_mmr_lock5                 = 0x4A002550,
395         .control_core_control_io1               = 0x4A002554,
396         .control_core_control_io2               = 0x4A002558,
397         .control_paconf_global                  = 0x4A002DA0,
398         .control_paconf_mode                    = 0x4A002DA4,
399         .control_smart1io_padconf_0             = 0x4A002DA8,
400         .control_smart1io_padconf_1             = 0x4A002DAC,
401         .control_smart1io_padconf_2             = 0x4A002DB0,
402         .control_smart2io_padconf_0             = 0x4A002DB4,
403         .control_smart2io_padconf_1             = 0x4A002DB8,
404         .control_smart2io_padconf_2             = 0x4A002DBC,
405         .control_smart3io_padconf_0             = 0x4A002DC0,
406         .control_smart3io_padconf_1             = 0x4A002DC4,
407         .control_pbias                          = 0x4A002E00,
408         .control_i2c_0                          = 0x4A002E04,
409         .control_camera_rx                      = 0x4A002E08,
410         .control_hdmi_tx_phy                    = 0x4A002E0C,
411         .control_uniportm                       = 0x4A002E10,
412         .control_dsiphy                         = 0x4A002E14,
413         .control_mcbsplp                        = 0x4A002E18,
414         .control_usb2phycore                    = 0x4A002E1C,
415         .control_hdmi_1                         = 0x4A002E20,
416         .control_hsi                            = 0x4A002E24,
417         .control_ddr3ch1_0                      = 0x4A002E30,
418         .control_ddr3ch2_0                      = 0x4A002E34,
419         .control_ddrch1_0                       = 0x4A002E38,
420         .control_ddrch1_1                       = 0x4A002E3C,
421         .control_ddrch2_0                       = 0x4A002E40,
422         .control_ddrch2_1                       = 0x4A002E44,
423         .control_lpddr2ch1_0                    = 0x4A002E48,
424         .control_lpddr2ch1_1                    = 0x4A002E4C,
425         .control_ddrio_0                        = 0x4A002E50,
426         .control_ddrio_1                        = 0x4A002E54,
427         .control_ddrio_2                        = 0x4A002E58,
428         .control_hyst_1                         = 0x4A002E5C,
429         .control_usbb_hsic_control              = 0x4A002E60,
430         .control_c2c                            = 0x4A002E64,
431         .control_core_control_spare_rw          = 0x4A002E68,
432         .control_core_control_spare_r           = 0x4A002E6C,
433         .control_core_control_spare_r_c0        = 0x4A002E70,
434         .control_srcomp_north_side              = 0x4A002E74,
435         .control_srcomp_south_side              = 0x4A002E78,
436         .control_srcomp_east_side               = 0x4A002E7C,
437         .control_srcomp_west_side               = 0x4A002E80,
438         .control_srcomp_code_latch              = 0x4A002E84,
439         .control_padconf_core_base              = 0x4A003400,
440         .control_port_emif1_sdram_config        = 0x4AE0C110,
441         .control_port_emif1_lpddr2_nvm_config   = 0x4AE0C114,
442         .control_port_emif2_sdram_config        = 0x4AE0C118,
443         .control_emif1_sdram_config_ext         = 0x4AE0C144,
444         .control_emif2_sdram_config_ext         = 0x4AE0C148,
445         .control_padconf_mode                   = 0x4AE0C5A0,
446         .control_xtal_oscillator                = 0x4AE0C5A4,
447         .control_i2c_2                          = 0x4AE0C5A8,
448         .control_ckobuffer                      = 0x4AE0C5AC,
449         .control_wkup_control_spare_rw          = 0x4AE0C5B0,
450         .control_wkup_control_spare_r           = 0x4AE0C5B4,
451         .control_wkup_control_spare_r_c0        = 0x4AE0C5B8,
452         .control_srcomp_east_side_wkup          = 0x4AE0C5BC,
453         .control_efuse_1                        = 0x4AE0C5C0,
454         .control_efuse_2                        = 0x4AE0C5C4,
455         .control_efuse_3                        = 0x4AE0C5C8,
456         .control_efuse_4                        = 0x4AE0C5CC,
457         .control_efuse_13                       = 0x4AE0C5F0,
458 };
459
460 struct prcm_regs const omap5_es2_prcm = {
461         /* cm1.ckgen */
462         .cm_clksel_core = 0x4a004100,
463         .cm_clksel_abe = 0x4a004108,
464         .cm_dll_ctrl = 0x4a004110,
465         .cm_clkmode_dpll_core = 0x4a004120,
466         .cm_idlest_dpll_core = 0x4a004124,
467         .cm_autoidle_dpll_core = 0x4a004128,
468         .cm_clksel_dpll_core = 0x4a00412c,
469         .cm_div_m2_dpll_core = 0x4a004130,
470         .cm_div_m3_dpll_core = 0x4a004134,
471         .cm_div_h11_dpll_core = 0x4a004138,
472         .cm_div_h12_dpll_core = 0x4a00413c,
473         .cm_div_h13_dpll_core = 0x4a004140,
474         .cm_div_h14_dpll_core = 0x4a004144,
475         .cm_ssc_deltamstep_dpll_core = 0x4a004148,
476         .cm_ssc_modfreqdiv_dpll_core = 0x4a00414c,
477         .cm_div_h21_dpll_core = 0x4a004150,
478         .cm_div_h22_dpllcore = 0x4a004154,
479         .cm_div_h23_dpll_core = 0x4a004158,
480         .cm_div_h24_dpll_core = 0x4a00415c,
481         .cm_clkmode_dpll_mpu = 0x4a004160,
482         .cm_idlest_dpll_mpu = 0x4a004164,
483         .cm_autoidle_dpll_mpu = 0x4a004168,
484         .cm_clksel_dpll_mpu = 0x4a00416c,
485         .cm_div_m2_dpll_mpu = 0x4a004170,
486         .cm_ssc_deltamstep_dpll_mpu = 0x4a004188,
487         .cm_ssc_modfreqdiv_dpll_mpu = 0x4a00418c,
488         .cm_bypclk_dpll_mpu = 0x4a00419c,
489         .cm_clkmode_dpll_iva = 0x4a0041a0,
490         .cm_idlest_dpll_iva = 0x4a0041a4,
491         .cm_autoidle_dpll_iva = 0x4a0041a8,
492         .cm_clksel_dpll_iva = 0x4a0041ac,
493         .cm_div_h11_dpll_iva = 0x4a0041b8,
494         .cm_div_h12_dpll_iva = 0x4a0041bc,
495         .cm_ssc_deltamstep_dpll_iva = 0x4a0041c8,
496         .cm_ssc_modfreqdiv_dpll_iva = 0x4a0041cc,
497         .cm_bypclk_dpll_iva = 0x4a0041dc,
498         .cm_clkmode_dpll_abe = 0x4a0041e0,
499         .cm_idlest_dpll_abe = 0x4a0041e4,
500         .cm_autoidle_dpll_abe = 0x4a0041e8,
501         .cm_clksel_dpll_abe = 0x4a0041ec,
502         .cm_div_m2_dpll_abe = 0x4a0041f0,
503         .cm_div_m3_dpll_abe = 0x4a0041f4,
504         .cm_ssc_deltamstep_dpll_abe = 0x4a004208,
505         .cm_ssc_modfreqdiv_dpll_abe = 0x4a00420c,
506         .cm_clkmode_dpll_ddrphy = 0x4a004220,
507         .cm_idlest_dpll_ddrphy = 0x4a004224,
508         .cm_autoidle_dpll_ddrphy = 0x4a004228,
509         .cm_clksel_dpll_ddrphy = 0x4a00422c,
510         .cm_div_m2_dpll_ddrphy = 0x4a004230,
511         .cm_div_h11_dpll_ddrphy = 0x4a004238,
512         .cm_div_h12_dpll_ddrphy = 0x4a00423c,
513         .cm_div_h13_dpll_ddrphy = 0x4a004240,
514         .cm_ssc_deltamstep_dpll_ddrphy = 0x4a004248,
515         .cm_shadow_freq_config1 = 0x4a004260,
516         .cm_mpu_mpu_clkctrl = 0x4a004320,
517
518         /* cm1.dsp */
519         .cm_dsp_clkstctrl = 0x4a004400,
520         .cm_dsp_dsp_clkctrl = 0x4a004420,
521
522         /* cm1.abe */
523         .cm1_abe_clkstctrl = 0x4a004500,
524         .cm1_abe_l4abe_clkctrl = 0x4a004520,
525         .cm1_abe_aess_clkctrl = 0x4a004528,
526         .cm1_abe_pdm_clkctrl = 0x4a004530,
527         .cm1_abe_dmic_clkctrl = 0x4a004538,
528         .cm1_abe_mcasp_clkctrl = 0x4a004540,
529         .cm1_abe_mcbsp1_clkctrl = 0x4a004548,
530         .cm1_abe_mcbsp2_clkctrl = 0x4a004550,
531         .cm1_abe_mcbsp3_clkctrl = 0x4a004558,
532         .cm1_abe_slimbus_clkctrl = 0x4a004560,
533         .cm1_abe_timer5_clkctrl = 0x4a004568,
534         .cm1_abe_timer6_clkctrl = 0x4a004570,
535         .cm1_abe_timer7_clkctrl = 0x4a004578,
536         .cm1_abe_timer8_clkctrl = 0x4a004580,
537         .cm1_abe_wdt3_clkctrl = 0x4a004588,
538
539
540
541         /* cm2.ckgen */
542         .cm_clksel_mpu_m3_iss_root = 0x4a008100,
543         .cm_clksel_usb_60mhz = 0x4a008104,
544         .cm_scale_fclk = 0x4a008108,
545         .cm_core_dvfs_perf1 = 0x4a008110,
546         .cm_core_dvfs_perf2 = 0x4a008114,
547         .cm_core_dvfs_perf3 = 0x4a008118,
548         .cm_core_dvfs_perf4 = 0x4a00811c,
549         .cm_core_dvfs_current = 0x4a008124,
550         .cm_iva_dvfs_perf_tesla = 0x4a008128,
551         .cm_iva_dvfs_perf_ivahd = 0x4a00812c,
552         .cm_iva_dvfs_perf_abe = 0x4a008130,
553         .cm_iva_dvfs_current = 0x4a008138,
554         .cm_clkmode_dpll_per = 0x4a008140,
555         .cm_idlest_dpll_per = 0x4a008144,
556         .cm_autoidle_dpll_per = 0x4a008148,
557         .cm_clksel_dpll_per = 0x4a00814c,
558         .cm_div_m2_dpll_per = 0x4a008150,
559         .cm_div_m3_dpll_per = 0x4a008154,
560         .cm_div_h11_dpll_per = 0x4a008158,
561         .cm_div_h12_dpll_per = 0x4a00815c,
562         .cm_div_h13_dpll_per = 0x4a008160,
563         .cm_div_h14_dpll_per = 0x4a008164,
564         .cm_ssc_deltamstep_dpll_per = 0x4a008168,
565         .cm_ssc_modfreqdiv_dpll_per = 0x4a00816c,
566         .cm_emu_override_dpll_per = 0x4a008170,
567         .cm_clkmode_dpll_usb = 0x4a008180,
568         .cm_idlest_dpll_usb = 0x4a008184,
569         .cm_autoidle_dpll_usb = 0x4a008188,
570         .cm_clksel_dpll_usb = 0x4a00818c,
571         .cm_div_m2_dpll_usb = 0x4a008190,
572         .cm_ssc_deltamstep_dpll_usb = 0x4a0081a8,
573         .cm_ssc_modfreqdiv_dpll_usb = 0x4a0081ac,
574         .cm_clkdcoldo_dpll_usb = 0x4a0081b4,
575         .cm_clkmode_dpll_unipro = 0x4a0081c0,
576         .cm_idlest_dpll_unipro = 0x4a0081c4,
577         .cm_autoidle_dpll_unipro = 0x4a0081c8,
578         .cm_clksel_dpll_unipro = 0x4a0081cc,
579         .cm_div_m2_dpll_unipro = 0x4a0081d0,
580         .cm_ssc_deltamstep_dpll_unipro = 0x4a0081e8,
581         .cm_ssc_modfreqdiv_dpll_unipro = 0x4a0081ec,
582         .cm_coreaon_bandgap_clkctrl = 0x4a008648,
583         .cm_coreaon_io_srcomp_clkctrl = 0x4a008650,
584
585         /* cm2.core */
586         .cm_l3_1_clkstctrl = 0x4a008700,
587         .cm_l3_1_dynamicdep = 0x4a008708,
588         .cm_l3_1_l3_1_clkctrl = 0x4a008720,
589         .cm_l3_2_clkstctrl = 0x4a008800,
590         .cm_l3_2_dynamicdep = 0x4a008808,
591         .cm_l3_2_l3_2_clkctrl = 0x4a008820,
592         .cm_l3_gpmc_clkctrl = 0x4a008828,
593         .cm_l3_2_ocmc_ram_clkctrl = 0x4a008830,
594         .cm_mpu_m3_clkstctrl = 0x4a008900,
595         .cm_mpu_m3_staticdep = 0x4a008904,
596         .cm_mpu_m3_dynamicdep = 0x4a008908,
597         .cm_mpu_m3_mpu_m3_clkctrl = 0x4a008920,
598         .cm_sdma_clkstctrl = 0x4a008a00,
599         .cm_sdma_staticdep = 0x4a008a04,
600         .cm_sdma_dynamicdep = 0x4a008a08,
601         .cm_sdma_sdma_clkctrl = 0x4a008a20,
602         .cm_memif_clkstctrl = 0x4a008b00,
603         .cm_memif_dmm_clkctrl = 0x4a008b20,
604         .cm_memif_emif_fw_clkctrl = 0x4a008b28,
605         .cm_memif_emif_1_clkctrl = 0x4a008b30,
606         .cm_memif_emif_2_clkctrl = 0x4a008b38,
607         .cm_memif_dll_clkctrl = 0x4a008b40,
608         .cm_memif_emif_h1_clkctrl = 0x4a008b50,
609         .cm_memif_emif_h2_clkctrl = 0x4a008b58,
610         .cm_memif_dll_h_clkctrl = 0x4a008b60,
611         .cm_c2c_clkstctrl = 0x4a008c00,
612         .cm_c2c_staticdep = 0x4a008c04,
613         .cm_c2c_dynamicdep = 0x4a008c08,
614         .cm_c2c_sad2d_clkctrl = 0x4a008c20,
615         .cm_c2c_modem_icr_clkctrl = 0x4a008c28,
616         .cm_c2c_sad2d_fw_clkctrl = 0x4a008c30,
617         .cm_l4cfg_clkstctrl = 0x4a008d00,
618         .cm_l4cfg_dynamicdep = 0x4a008d08,
619         .cm_l4cfg_l4_cfg_clkctrl = 0x4a008d20,
620         .cm_l4cfg_hw_sem_clkctrl = 0x4a008d28,
621         .cm_l4cfg_mailbox_clkctrl = 0x4a008d30,
622         .cm_l4cfg_sar_rom_clkctrl = 0x4a008d38,
623         .cm_l3instr_clkstctrl = 0x4a008e00,
624         .cm_l3instr_l3_3_clkctrl = 0x4a008e20,
625         .cm_l3instr_l3_instr_clkctrl = 0x4a008e28,
626         .cm_l3instr_intrconn_wp1_clkctrl = 0x4a008e40,
627         .cm_l4per_clkstctrl = 0x4a009000,
628         .cm_l4per_dynamicdep = 0x4a009008,
629         .cm_l4per_adc_clkctrl = 0x4a009020,
630         .cm_l4per_gptimer10_clkctrl = 0x4a009028,
631         .cm_l4per_gptimer11_clkctrl = 0x4a009030,
632         .cm_l4per_gptimer2_clkctrl = 0x4a009038,
633         .cm_l4per_gptimer3_clkctrl = 0x4a009040,
634         .cm_l4per_gptimer4_clkctrl = 0x4a009048,
635         .cm_l4per_gptimer9_clkctrl = 0x4a009050,
636         .cm_l4per_elm_clkctrl = 0x4a009058,
637         .cm_l4per_gpio2_clkctrl = 0x4a009060,
638         .cm_l4per_gpio3_clkctrl = 0x4a009068,
639         .cm_l4per_gpio4_clkctrl = 0x4a009070,
640         .cm_l4per_gpio5_clkctrl = 0x4a009078,
641         .cm_l4per_gpio6_clkctrl = 0x4a009080,
642         .cm_l4per_hdq1w_clkctrl = 0x4a009088,
643         .cm_l4per_hecc1_clkctrl = 0x4a009090,
644         .cm_l4per_hecc2_clkctrl = 0x4a009098,
645         .cm_l4per_i2c1_clkctrl = 0x4a0090a0,
646         .cm_l4per_i2c2_clkctrl = 0x4a0090a8,
647         .cm_l4per_i2c3_clkctrl = 0x4a0090b0,
648         .cm_l4per_i2c4_clkctrl = 0x4a0090b8,
649         .cm_l4per_l4per_clkctrl = 0x4a0090c0,
650         .cm_l4per_mcasp2_clkctrl = 0x4a0090d0,
651         .cm_l4per_mcasp3_clkctrl = 0x4a0090d8,
652         .cm_l4per_mgate_clkctrl = 0x4a0090e8,
653         .cm_l4per_mcspi1_clkctrl = 0x4a0090f0,
654         .cm_l4per_mcspi2_clkctrl = 0x4a0090f8,
655         .cm_l4per_mcspi3_clkctrl = 0x4a009100,
656         .cm_l4per_mcspi4_clkctrl = 0x4a009108,
657         .cm_l4per_gpio7_clkctrl = 0x4a009110,
658         .cm_l4per_gpio8_clkctrl = 0x4a009118,
659         .cm_l4per_mmcsd3_clkctrl = 0x4a009120,
660         .cm_l4per_mmcsd4_clkctrl = 0x4a009128,
661         .cm_l4per_msprohg_clkctrl = 0x4a009130,
662         .cm_l4per_slimbus2_clkctrl = 0x4a009138,
663         .cm_l4per_uart1_clkctrl = 0x4a009140,
664         .cm_l4per_uart2_clkctrl = 0x4a009148,
665         .cm_l4per_uart3_clkctrl = 0x4a009150,
666         .cm_l4per_uart4_clkctrl = 0x4a009158,
667         .cm_l4per_mmcsd5_clkctrl = 0x4a009160,
668         .cm_l4per_i2c5_clkctrl = 0x4a009168,
669         .cm_l4per_uart5_clkctrl = 0x4a009170,
670         .cm_l4per_uart6_clkctrl = 0x4a009178,
671         .cm_l4sec_clkstctrl = 0x4a009180,
672         .cm_l4sec_staticdep = 0x4a009184,
673         .cm_l4sec_dynamicdep = 0x4a009188,
674         .cm_l4sec_aes1_clkctrl = 0x4a0091a0,
675         .cm_l4sec_aes2_clkctrl = 0x4a0091a8,
676         .cm_l4sec_des3des_clkctrl = 0x4a0091b0,
677         .cm_l4sec_pkaeip29_clkctrl = 0x4a0091b8,
678         .cm_l4sec_rng_clkctrl = 0x4a0091c0,
679         .cm_l4sec_sha2md51_clkctrl = 0x4a0091c8,
680         .cm_l4sec_cryptodma_clkctrl = 0x4a0091d8,
681
682         /* cm2.ivahd */
683         .cm_ivahd_clkstctrl = 0x4a009200,
684         .cm_ivahd_ivahd_clkctrl = 0x4a009220,
685         .cm_ivahd_sl2_clkctrl = 0x4a009228,
686
687         /* cm2.cam */
688         .cm_cam_clkstctrl = 0x4a009300,
689         .cm_cam_iss_clkctrl = 0x4a009320,
690         .cm_cam_fdif_clkctrl = 0x4a009328,
691
692         /* cm2.dss */
693         .cm_dss_clkstctrl = 0x4a009400,
694         .cm_dss_dss_clkctrl = 0x4a009420,
695
696         /* cm2.sgx */
697         .cm_sgx_clkstctrl = 0x4a009500,
698         .cm_sgx_sgx_clkctrl = 0x4a009520,
699
700         /* cm2.l3init */
701         .cm_l3init_clkstctrl = 0x4a009600,
702
703         /* cm2.l3init */
704         .cm_l3init_hsmmc1_clkctrl = 0x4a009628,
705         .cm_l3init_hsmmc2_clkctrl = 0x4a009630,
706         .cm_l3init_hsi_clkctrl = 0x4a009638,
707         .cm_l3init_hsusbhost_clkctrl = 0x4a009658,
708         .cm_l3init_hsusbotg_clkctrl = 0x4a009660,
709         .cm_l3init_hsusbtll_clkctrl = 0x4a009668,
710         .cm_l3init_p1500_clkctrl = 0x4a009678,
711         .cm_l3init_fsusb_clkctrl = 0x4a0096d0,
712         .cm_l3init_ocp2scp1_clkctrl = 0x4a0096e0,
713
714         /* prm irqstatus regs */
715         .prm_irqstatus_mpu_2 = 0x4ae06014,
716
717         /* l4 wkup regs */
718         .cm_abe_pll_ref_clksel = 0x4ae0610c,
719         .cm_sys_clksel = 0x4ae06110,
720         .cm_wkup_clkstctrl = 0x4ae07900,
721         .cm_wkup_l4wkup_clkctrl = 0x4ae07920,
722         .cm_wkup_wdtimer1_clkctrl = 0x4ae07928,
723         .cm_wkup_wdtimer2_clkctrl = 0x4ae07930,
724         .cm_wkup_gpio1_clkctrl = 0x4ae07938,
725         .cm_wkup_gptimer1_clkctrl = 0x4ae07940,
726         .cm_wkup_gptimer12_clkctrl = 0x4ae07948,
727         .cm_wkup_synctimer_clkctrl = 0x4ae07950,
728         .cm_wkup_usim_clkctrl = 0x4ae07958,
729         .cm_wkup_sarram_clkctrl = 0x4ae07960,
730         .cm_wkup_keyboard_clkctrl = 0x4ae07978,
731         .cm_wkup_rtc_clkctrl = 0x4ae07980,
732         .cm_wkup_bandgap_clkctrl = 0x4ae07988,
733         .cm_wkupaon_scrm_clkctrl = 0x4ae07990,
734         .cm_wkupaon_io_srcomp_clkctrl = 0x4ae07998,
735         .prm_rstctrl = 0x4ae07c00,
736         .prm_rstst = 0x4ae07c04,
737         .prm_rsttime = 0x4ae07c08,
738         .prm_vc_val_bypass = 0x4ae07ca0,
739         .prm_vc_cfg_i2c_mode = 0x4ae07cb4,
740         .prm_vc_cfg_i2c_clk = 0x4ae07cb8,
741
742         .prm_sldo_core_setup = 0x4ae07cc4,
743         .prm_sldo_core_ctrl = 0x4ae07cc8,
744         .prm_sldo_mpu_setup = 0x4ae07ccc,
745         .prm_sldo_mpu_ctrl = 0x4ae07cd0,
746         .prm_sldo_mm_setup = 0x4ae07cd4,
747         .prm_sldo_mm_ctrl = 0x4ae07cd8,
748         .prm_abbldo_mpu_setup = 0x4ae07cdc,
749         .prm_abbldo_mpu_ctrl = 0x4ae07ce0,
750 };
751
752 struct prcm_regs const dra7xx_prcm = {
753         /* cm1.ckgen */
754         .cm_clksel_core                         = 0x4a005100,
755         .cm_clksel_abe                          = 0x4a005108,
756         .cm_dll_ctrl                            = 0x4a005110,
757         .cm_clkmode_dpll_core                   = 0x4a005120,
758         .cm_idlest_dpll_core                    = 0x4a005124,
759         .cm_autoidle_dpll_core                  = 0x4a005128,
760         .cm_clksel_dpll_core                    = 0x4a00512c,
761         .cm_div_m2_dpll_core                    = 0x4a005130,
762         .cm_div_m3_dpll_core                    = 0x4a005134,
763         .cm_div_h11_dpll_core                   = 0x4a005138,
764         .cm_div_h12_dpll_core                   = 0x4a00513c,
765         .cm_div_h13_dpll_core                   = 0x4a005140,
766         .cm_div_h14_dpll_core                   = 0x4a005144,
767         .cm_ssc_deltamstep_dpll_core            = 0x4a005148,
768         .cm_ssc_modfreqdiv_dpll_core            = 0x4a00514c,
769         .cm_div_h21_dpll_core                   = 0x4a005150,
770         .cm_div_h22_dpllcore                    = 0x4a005154,
771         .cm_div_h23_dpll_core                   = 0x4a005158,
772         .cm_div_h24_dpll_core                   = 0x4a00515c,
773         .cm_clkmode_dpll_mpu                    = 0x4a005160,
774         .cm_idlest_dpll_mpu                     = 0x4a005164,
775         .cm_autoidle_dpll_mpu                   = 0x4a005168,
776         .cm_clksel_dpll_mpu                     = 0x4a00516c,
777         .cm_div_m2_dpll_mpu                     = 0x4a005170,
778         .cm_ssc_deltamstep_dpll_mpu             = 0x4a005188,
779         .cm_ssc_modfreqdiv_dpll_mpu             = 0x4a00518c,
780         .cm_bypclk_dpll_mpu                     = 0x4a00519c,
781         .cm_clkmode_dpll_iva                    = 0x4a0051a0,
782         .cm_idlest_dpll_iva                     = 0x4a0051a4,
783         .cm_autoidle_dpll_iva                   = 0x4a0051a8,
784         .cm_clksel_dpll_iva                     = 0x4a0051ac,
785         .cm_ssc_deltamstep_dpll_iva             = 0x4a0051c8,
786         .cm_ssc_modfreqdiv_dpll_iva             = 0x4a0051cc,
787         .cm_bypclk_dpll_iva                     = 0x4a0051dc,
788         .cm_clkmode_dpll_abe                    = 0x4a0051e0,
789         .cm_idlest_dpll_abe                     = 0x4a0051e4,
790         .cm_autoidle_dpll_abe                   = 0x4a0051e8,
791         .cm_clksel_dpll_abe                     = 0x4a0051ec,
792         .cm_div_m2_dpll_abe                     = 0x4a0051f0,
793         .cm_div_m3_dpll_abe                     = 0x4a0051f4,
794         .cm_ssc_deltamstep_dpll_abe             = 0x4a005208,
795         .cm_ssc_modfreqdiv_dpll_abe             = 0x4a00520c,
796         .cm_clkmode_dpll_ddrphy                 = 0x4a005210,
797         .cm_idlest_dpll_ddrphy                  = 0x4a005214,
798         .cm_autoidle_dpll_ddrphy                = 0x4a005218,
799         .cm_clksel_dpll_ddrphy                  = 0x4a00521c,
800         .cm_div_m2_dpll_ddrphy                  = 0x4a005220,
801         .cm_div_h11_dpll_ddrphy                 = 0x4a005228,
802         .cm_ssc_deltamstep_dpll_ddrphy          = 0x4a00522c,
803         .cm_clkmode_dpll_dsp                    = 0x4a005234,
804         .cm_shadow_freq_config1                 = 0x4a005260,
805
806         /* cm1.mpu */
807         .cm_mpu_mpu_clkctrl                     = 0x4a005320,
808
809         /* cm1.dsp */
810         .cm_dsp_clkstctrl                       = 0x4a005400,
811         .cm_dsp_dsp_clkctrl                     = 0x4a005420,
812
813         /* cm2.ckgen */
814         .cm_clksel_usb_60mhz                    = 0x4a008104,
815         .cm_clkmode_dpll_per                    = 0x4a008140,
816         .cm_idlest_dpll_per                     = 0x4a008144,
817         .cm_autoidle_dpll_per                   = 0x4a008148,
818         .cm_clksel_dpll_per                     = 0x4a00814c,
819         .cm_div_m2_dpll_per                     = 0x4a008150,
820         .cm_div_m3_dpll_per                     = 0x4a008154,
821         .cm_div_h11_dpll_per                    = 0x4a008158,
822         .cm_div_h12_dpll_per                    = 0x4a00815c,
823         .cm_div_h13_dpll_per                    = 0x4a008160,
824         .cm_div_h14_dpll_per                    = 0x4a008164,
825         .cm_ssc_deltamstep_dpll_per             = 0x4a008168,
826         .cm_ssc_modfreqdiv_dpll_per             = 0x4a00816c,
827         .cm_clkmode_dpll_usb                    = 0x4a008180,
828         .cm_idlest_dpll_usb                     = 0x4a008184,
829         .cm_autoidle_dpll_usb                   = 0x4a008188,
830         .cm_clksel_dpll_usb                     = 0x4a00818c,
831         .cm_div_m2_dpll_usb                     = 0x4a008190,
832         .cm_ssc_deltamstep_dpll_usb             = 0x4a0081a8,
833         .cm_ssc_modfreqdiv_dpll_usb             = 0x4a0081ac,
834         .cm_clkdcoldo_dpll_usb                  = 0x4a0081b4,
835         .cm_clkmode_dpll_pcie_ref               = 0x4a008200,
836         .cm_clkmode_apll_pcie                   = 0x4a00821c,
837         .cm_idlest_apll_pcie                    = 0x4a008220,
838         .cm_div_m2_apll_pcie                    = 0x4a008224,
839         .cm_clkvcoldo_apll_pcie                 = 0x4a008228,
840
841         /* cm2.core */
842         .cm_l3_1_clkstctrl                      = 0x4a008700,
843         .cm_l3_1_dynamicdep                     = 0x4a008708,
844         .cm_l3_1_l3_1_clkctrl                   = 0x4a008720,
845         .cm_l3_gpmc_clkctrl                     = 0x4a008728,
846         .cm_mpu_m3_clkstctrl                    = 0x4a008900,
847         .cm_mpu_m3_staticdep                    = 0x4a008904,
848         .cm_mpu_m3_dynamicdep                   = 0x4a008908,
849         .cm_mpu_m3_mpu_m3_clkctrl               = 0x4a008920,
850         .cm_sdma_clkstctrl                      = 0x4a008a00,
851         .cm_sdma_staticdep                      = 0x4a008a04,
852         .cm_sdma_dynamicdep                     = 0x4a008a08,
853         .cm_sdma_sdma_clkctrl                   = 0x4a008a20,
854         .cm_memif_clkstctrl                     = 0x4a008b00,
855         .cm_memif_dmm_clkctrl                   = 0x4a008b20,
856         .cm_memif_emif_fw_clkctrl               = 0x4a008b28,
857         .cm_memif_emif_1_clkctrl                = 0x4a008b30,
858         .cm_memif_emif_2_clkctrl                = 0x4a008b38,
859         .cm_memif_dll_clkctrl                   = 0x4a008b40,
860         .cm_l4cfg_clkstctrl                     = 0x4a008d00,
861         .cm_l4cfg_dynamicdep                    = 0x4a008d08,
862         .cm_l4cfg_l4_cfg_clkctrl                = 0x4a008d20,
863         .cm_l4cfg_hw_sem_clkctrl                = 0x4a008d28,
864         .cm_l4cfg_mailbox_clkctrl               = 0x4a008d30,
865         .cm_l4cfg_sar_rom_clkctrl               = 0x4a008d38,
866         .cm_l3instr_clkstctrl                   = 0x4a008e00,
867         .cm_l3instr_l3_3_clkctrl                = 0x4a008e20,
868         .cm_l3instr_l3_instr_clkctrl            = 0x4a008e28,
869         .cm_l3instr_intrconn_wp1_clkctrl        = 0x4a008e40,
870
871         /* cm2.ivahd */
872         .cm_ivahd_clkstctrl                     = 0x4a008f00,
873         .cm_ivahd_ivahd_clkctrl                 = 0x4a008f20,
874         .cm_ivahd_sl2_clkctrl                   = 0x4a008f28,
875
876         /* cm2.cam */
877         .cm_cam_clkstctrl                       = 0x4a009000,
878         .cm_cam_vip1_clkctrl                    = 0x4a009020,
879         .cm_cam_vip2_clkctrl                    = 0x4a009028,
880         .cm_cam_vip3_clkctrl                    = 0x4a009030,
881         .cm_cam_lvdsrx_clkctrl                  = 0x4a009038,
882         .cm_cam_csi1_clkctrl                    = 0x4a009040,
883         .cm_cam_csi2_clkctrl                    = 0x4a009048,
884
885         /* cm2.dss */
886         .cm_dss_clkstctrl                       = 0x4a009100,
887         .cm_dss_dss_clkctrl                     = 0x4a009120,
888
889         /* cm2.sgx */
890         .cm_sgx_clkstctrl                       = 0x4a009200,
891         .cm_sgx_sgx_clkctrl                     = 0x4a009220,
892
893         /* cm2.l3init */
894         .cm_l3init_clkstctrl                    = 0x4a009300,
895
896         /* cm2.l3init */
897         .cm_l3init_hsmmc1_clkctrl               = 0x4a009328,
898         .cm_l3init_hsmmc2_clkctrl               = 0x4a009330,
899         .cm_l3init_hsusbhost_clkctrl            = 0x4a009340,
900         .cm_l3init_hsusbotg_clkctrl             = 0x4a009348,
901         .cm_l3init_hsusbtll_clkctrl             = 0x4a009350,
902         .cm_l3init_ocp2scp1_clkctrl             = 0x4a0093e0,
903
904         /* cm2.l4per */
905         .cm_l4per_clkstctrl                     = 0x4a009700,
906         .cm_l4per_dynamicdep                    = 0x4a009708,
907         .cm_l4per_gptimer10_clkctrl             = 0x4a009728,
908         .cm_l4per_gptimer11_clkctrl             = 0x4a009730,
909         .cm_l4per_gptimer2_clkctrl              = 0x4a009738,
910         .cm_l4per_gptimer3_clkctrl              = 0x4a009740,
911         .cm_l4per_gptimer4_clkctrl              = 0x4a009748,
912         .cm_l4per_gptimer9_clkctrl              = 0x4a009750,
913         .cm_l4per_elm_clkctrl                   = 0x4a009758,
914         .cm_l4per_gpio2_clkctrl                 = 0x4a009760,
915         .cm_l4per_gpio3_clkctrl                 = 0x4a009768,
916         .cm_l4per_gpio4_clkctrl                 = 0x4a009770,
917         .cm_l4per_gpio5_clkctrl                 = 0x4a009778,
918         .cm_l4per_gpio6_clkctrl                 = 0x4a009780,
919         .cm_l4per_hdq1w_clkctrl                 = 0x4a009788,
920         .cm_l4per_i2c1_clkctrl                  = 0x4a0097a0,
921         .cm_l4per_i2c2_clkctrl                  = 0x4a0097a8,
922         .cm_l4per_i2c3_clkctrl                  = 0x4a0097b0,
923         .cm_l4per_i2c4_clkctrl                  = 0x4a0097b8,
924         .cm_l4per_l4per_clkctrl                 = 0x4a0097c0,
925         .cm_l4per_mcspi1_clkctrl                = 0x4a0097f0,
926         .cm_l4per_mcspi2_clkctrl                = 0x4a0097f8,
927         .cm_l4per_mcspi3_clkctrl                = 0x4a009800,
928         .cm_l4per_mcspi4_clkctrl                = 0x4a009808,
929         .cm_l4per_gpio7_clkctrl                 = 0x4a009810,
930         .cm_l4per_gpio8_clkctrl                 = 0x4a009818,
931         .cm_l4per_mmcsd3_clkctrl                = 0x4a009820,
932         .cm_l4per_mmcsd4_clkctrl                = 0x4a009828,
933         .cm_l4per_uart1_clkctrl                 = 0x4a009840,
934         .cm_l4per_uart2_clkctrl                 = 0x4a009848,
935         .cm_l4per_uart3_clkctrl                 = 0x4a009850,
936         .cm_l4per_uart4_clkctrl                 = 0x4a009858,
937         .cm_l4per_uart5_clkctrl                 = 0x4a009870,
938         .cm_l4sec_clkstctrl                     = 0x4a009880,
939         .cm_l4sec_staticdep                     = 0x4a009884,
940         .cm_l4sec_dynamicdep                    = 0x4a009888,
941         .cm_l4sec_aes1_clkctrl                  = 0x4a0098a0,
942         .cm_l4sec_aes2_clkctrl                  = 0x4a0098a8,
943         .cm_l4sec_des3des_clkctrl               = 0x4a0098b0,
944         .cm_l4sec_rng_clkctrl                   = 0x4a0098c0,
945         .cm_l4sec_sha2md51_clkctrl              = 0x4a0098c8,
946         .cm_l4sec_cryptodma_clkctrl             = 0x4a0098d8,
947
948         /* l4 wkup regs */
949         .cm_abe_pll_ref_clksel                  = 0x4ae0610c,
950         .cm_sys_clksel                          = 0x4ae06110,
951         .cm_wkup_clkstctrl                      = 0x4ae07800,
952         .cm_wkup_l4wkup_clkctrl                 = 0x4ae07820,
953         .cm_wkup_wdtimer1_clkctrl               = 0x4ae07828,
954         .cm_wkup_wdtimer2_clkctrl               = 0x4ae07830,
955         .cm_wkup_gpio1_clkctrl                  = 0x4ae07838,
956         .cm_wkup_gptimer1_clkctrl               = 0x4ae07840,
957         .cm_wkup_gptimer12_clkctrl              = 0x4ae07848,
958         .cm_wkup_sarram_clkctrl                 = 0x4ae07860,
959         .cm_wkup_keyboard_clkctrl               = 0x4ae07878,
960         .cm_wkupaon_scrm_clkctrl                = 0x4ae07890,
961         .prm_rstctrl                            = 0x4ae07d00,
962         .prm_rstst                              = 0x4ae07d04,
963         .prm_rsttime                            = 0x4ae07d08,
964         .prm_vc_val_bypass                      = 0x4ae07da0,
965         .prm_vc_cfg_i2c_mode                    = 0x4ae07db4,
966         .prm_vc_cfg_i2c_clk                     = 0x4ae07db8,
967 };