3 * Common board functions for OMAP3 based boards.
5 * (C) Copyright 2004-2008
6 * Texas Instruments, <www.ti.com>
9 * Sunil Kumar <sunilsaini05@gmail.com>
10 * Shashi Ranjan <shashiranjanmca05@gmail.com>
12 * Derived from Beagle Board and 3430 SDP code by
13 * Richard Woodruff <r-woodruff2@ti.com>
14 * Syed Mohammed Khasim <khasim@ti.com>
17 * See file CREDITS for list of people who contributed to this
20 * This program is free software; you can redistribute it and/or
21 * modify it under the terms of the GNU General Public License as
22 * published by the Free Software Foundation; either version 2 of
23 * the License, or (at your option) any later version.
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
30 * You should have received a copy of the GNU General Public License
31 * along with this program; if not, write to the Free Software
32 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
38 #include <asm/arch/sys_proto.h>
39 #include <asm/arch/mem.h>
40 #include <asm/cache.h>
41 #include <asm/armv7.h>
42 #include <asm/arch/gpio.h>
43 #include <asm/omap_common.h>
44 #include <asm/arch/mmc_host_def.h>
46 #include <linux/compiler.h>
48 DECLARE_GLOBAL_DATA_PTR;
51 extern omap3_sysinfo sysinfo;
52 static void omap3_setup_aux_cr(void);
53 #ifndef CONFIG_SYS_L2CACHE_OFF
54 static void omap3_invalidate_l2_cache_secure(void);
57 static const struct gpio_bank gpio_bank_34xx[6] = {
58 { (void *)OMAP34XX_GPIO1_BASE, METHOD_GPIO_24XX },
59 { (void *)OMAP34XX_GPIO2_BASE, METHOD_GPIO_24XX },
60 { (void *)OMAP34XX_GPIO3_BASE, METHOD_GPIO_24XX },
61 { (void *)OMAP34XX_GPIO4_BASE, METHOD_GPIO_24XX },
62 { (void *)OMAP34XX_GPIO5_BASE, METHOD_GPIO_24XX },
63 { (void *)OMAP34XX_GPIO6_BASE, METHOD_GPIO_24XX },
66 const struct gpio_bank *const omap_gpio_bank = gpio_bank_34xx;
68 #ifdef CONFIG_SPL_BUILD
70 * We use static variables because global data is not ready yet.
71 * Initialized data is available in SPL right from the beginning.
72 * We would not typically need to save these parameters in regular
73 * U-Boot. This is needed only in SPL at the moment.
75 u32 omap3_boot_device = BOOT_DEVICE_NAND;
77 /* auto boot mode detection is not possible for OMAP3 - hard code */
78 u32 spl_boot_mode(void)
80 switch (spl_boot_device()) {
81 case BOOT_DEVICE_MMC2:
82 return MMCSD_MODE_RAW;
83 case BOOT_DEVICE_MMC1:
84 return MMCSD_MODE_FAT;
87 puts("spl: ERROR: unknown device - can't select boot mode\n");
92 u32 spl_boot_device(void)
94 return omap3_boot_device;
97 int board_mmc_init(bd_t *bis)
99 switch (spl_boot_device()) {
100 case BOOT_DEVICE_MMC1:
101 omap_mmc_init(0, 0, 0, -1, -1);
103 case BOOT_DEVICE_MMC2:
104 case BOOT_DEVICE_MMC2_2:
105 omap_mmc_init(1, 0, 0, -1, -1);
111 void spl_board_init(void)
113 #if defined(CONFIG_SPL_NAND_SUPPORT) || defined(CONFIG_SPL_ONENAND_SUPPORT)
116 #ifdef CONFIG_SPL_I2C_SUPPORT
117 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
120 #endif /* CONFIG_SPL_BUILD */
123 /******************************************************************************
124 * Routine: secure_unlock
125 * Description: Setup security registers for access
127 *****************************************************************************/
128 void secure_unlock_mem(void)
130 struct pm *pm_rt_ape_base = (struct pm *)PM_RT_APE_BASE_ADDR_ARM;
131 struct pm *pm_gpmc_base = (struct pm *)PM_GPMC_BASE_ADDR_ARM;
132 struct pm *pm_ocm_ram_base = (struct pm *)PM_OCM_RAM_BASE_ADDR_ARM;
133 struct pm *pm_iva2_base = (struct pm *)PM_IVA2_BASE_ADDR_ARM;
134 struct sms *sms_base = (struct sms *)OMAP34XX_SMS_BASE;
136 /* Protection Module Register Target APE (PM_RT) */
137 writel(UNLOCK_1, &pm_rt_ape_base->req_info_permission_1);
138 writel(UNLOCK_1, &pm_rt_ape_base->read_permission_0);
139 writel(UNLOCK_1, &pm_rt_ape_base->wirte_permission_0);
140 writel(UNLOCK_2, &pm_rt_ape_base->addr_match_1);
142 writel(UNLOCK_3, &pm_gpmc_base->req_info_permission_0);
143 writel(UNLOCK_3, &pm_gpmc_base->read_permission_0);
144 writel(UNLOCK_3, &pm_gpmc_base->wirte_permission_0);
146 writel(UNLOCK_3, &pm_ocm_ram_base->req_info_permission_0);
147 writel(UNLOCK_3, &pm_ocm_ram_base->read_permission_0);
148 writel(UNLOCK_3, &pm_ocm_ram_base->wirte_permission_0);
149 writel(UNLOCK_2, &pm_ocm_ram_base->addr_match_2);
152 writel(UNLOCK_3, &pm_iva2_base->req_info_permission_0);
153 writel(UNLOCK_3, &pm_iva2_base->read_permission_0);
154 writel(UNLOCK_3, &pm_iva2_base->wirte_permission_0);
156 /* SDRC region 0 public */
157 writel(UNLOCK_1, &sms_base->rg_att0);
160 /******************************************************************************
161 * Routine: secureworld_exit()
162 * Description: If chip is EMU and boot type is external
163 * configure secure registers and exit secure world
165 *****************************************************************************/
166 void secureworld_exit()
170 /* configure non-secure access control register */
171 __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 2":"=r"(i));
172 /* enabling co-processor CP10 and CP11 accesses in NS world */
173 __asm__ __volatile__("orr %0, %0, #0xC00":"=r"(i));
175 * allow allocation of locked TLBs and L2 lines in NS world
176 * allow use of PLE registers in NS world also
178 __asm__ __volatile__("orr %0, %0, #0x70000":"=r"(i));
179 __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 2":"=r"(i));
181 /* Enable ASA in ACR register */
182 __asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
183 __asm__ __volatile__("orr %0, %0, #0x10":"=r"(i));
184 __asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
186 /* Exiting secure world */
187 __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 0":"=r"(i));
188 __asm__ __volatile__("orr %0, %0, #0x31":"=r"(i));
189 __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 0":"=r"(i));
192 /******************************************************************************
193 * Routine: try_unlock_sram()
194 * Description: If chip is GP/EMU(special) type, unlock the SRAM for
196 *****************************************************************************/
197 void try_unlock_memory()
200 int in_sdram = is_running_in_sdram();
203 * if GP device unlock device SRAM for general use
204 * secure code breaks for Secure/Emulation device - HS/E/T
206 mode = get_device_type();
207 if (mode == GP_DEVICE)
211 * If device is EMU and boot is XIP external booting
212 * Unlock firewalls and disable L2 and put chip
213 * out of secure world
215 * Assuming memories are unlocked by the demon who put us in SDRAM
217 if ((mode <= EMU_DEVICE) && (get_boot_type() == 0x1F)
226 /******************************************************************************
228 * Description: Does early system init of muxing and clocks.
229 * - Called path is with SRAM stack.
230 *****************************************************************************/
233 int in_sdram = is_running_in_sdram();
239 /* Errata workarounds */
240 omap3_setup_aux_cr();
242 #ifndef CONFIG_SYS_L2CACHE_OFF
243 /* Invalidate L2-cache from secure mode */
244 omap3_invalidate_l2_cache_secure();
254 #ifdef CONFIG_USB_EHCI_OMAP
255 ehci_clocks_enable();
258 #ifdef CONFIG_SPL_BUILD
261 preloader_console_init();
271 * Routine: misc_init_r
272 * Description: A basic misc_init_r that just displays the die ID
274 int __weak misc_init_r(void)
281 /******************************************************************************
282 * Routine: wait_for_command_complete
283 * Description: Wait for posting to finish on watchdog
284 *****************************************************************************/
285 void wait_for_command_complete(struct watchdog *wd_base)
289 pending = readl(&wd_base->wwps);
293 /******************************************************************************
294 * Routine: watchdog_init
295 * Description: Shut down watch dogs
296 *****************************************************************************/
297 void watchdog_init(void)
299 struct watchdog *wd2_base = (struct watchdog *)WD2_BASE;
300 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
303 * There are 3 watch dogs WD1=Secure, WD2=MPU, WD3=IVA. WD1 is
304 * either taken care of by ROM (HS/EMU) or not accessible (GP).
305 * We need to take care of WD2-MPU or take a PRCM reset. WD3
306 * should not be running and does not generate a PRCM reset.
309 sr32(&prcm_base->fclken_wkup, 5, 1, 1);
310 sr32(&prcm_base->iclken_wkup, 5, 1, 1);
311 wait_on_value(ST_WDT2, 0x20, &prcm_base->idlest_wkup, 5);
313 writel(WD_UNLOCK1, &wd2_base->wspr);
314 wait_for_command_complete(wd2_base);
315 writel(WD_UNLOCK2, &wd2_base->wspr);
318 /******************************************************************************
319 * Dummy function to handle errors for EABI incompatibility
320 *****************************************************************************/
325 #if defined(CONFIG_NAND_OMAP_GPMC) & !defined(CONFIG_SPL_BUILD)
326 /******************************************************************************
327 * OMAP3 specific command to switch between NAND HW and SW ecc
328 *****************************************************************************/
329 static int do_switch_ecc(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
333 if (strncmp(argv[1], "hw", 2) == 0)
334 omap_nand_switch_ecc(1);
335 else if (strncmp(argv[1], "sw", 2) == 0)
336 omap_nand_switch_ecc(0);
343 printf ("Usage: nandecc %s\n", cmdtp->usage);
348 nandecc, 2, 1, do_switch_ecc,
349 "switch OMAP3 NAND ECC calculation algorithm",
350 "[hw/sw] - Switch between NAND hardware (hw) or software (sw) ecc algorithm"
353 #endif /* CONFIG_NAND_OMAP_GPMC & !CONFIG_SPL_BUILD */
355 #ifdef CONFIG_DISPLAY_BOARDINFO
357 * Print board information
359 int checkboard (void)
368 printf("%s + %s/%s\n", sysinfo.board_string, mem_s,
369 sysinfo.nand_string);
373 #endif /* CONFIG_DISPLAY_BOARDINFO */
375 static void omap3_emu_romcode_call(u32 service_id, u32 *parameters)
377 u32 i, num_params = *parameters;
378 u32 *sram_scratch_space = (u32 *)OMAP3_PUBLIC_SRAM_SCRATCH_AREA;
381 * copy the parameters to an un-cached area to avoid coherency
384 for (i = 0; i < num_params; i++) {
385 __raw_writel(*parameters, sram_scratch_space);
387 sram_scratch_space++;
390 /* Now make the PPA call */
391 do_omap3_emu_romcode_call(service_id, OMAP3_PUBLIC_SRAM_SCRATCH_AREA);
394 static void omap3_update_aux_cr_secure(u32 set_bits, u32 clear_bits)
399 asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
403 if (get_device_type() == GP_DEVICE) {
404 omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_WRITE_ACR,
407 struct emu_hal_params emu_romcode_params;
408 emu_romcode_params.num_params = 1;
409 emu_romcode_params.param1 = acr;
410 omap3_emu_romcode_call(OMAP3_EMU_HAL_API_WRITE_ACR,
411 (u32 *)&emu_romcode_params);
415 static void omap3_setup_aux_cr(void)
417 /* Workaround for Cortex-A8 errata: #454179 #430973
419 * Set "Disable Branch Size Mispredicts" bit
420 * Workaround for erratum #621766
422 * ACR |= (IBE | DBSM | L1NEON) => ACR |= 0xE0
424 omap3_update_aux_cr_secure(0xE0, 0);
427 #ifndef CONFIG_SYS_L2CACHE_OFF
428 static void omap3_update_aux_cr(u32 set_bits, u32 clear_bits)
433 asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
437 /* Write ACR - affects non-secure banked bits */
438 asm volatile ("mcr p15, 0, %0, c1, c0, 1" : : "r" (acr));
441 /* Invalidate the entire L2 cache from secure mode */
442 static void omap3_invalidate_l2_cache_secure(void)
444 if (get_device_type() == GP_DEVICE) {
445 omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_L2_INVAL,
448 struct emu_hal_params emu_romcode_params;
449 emu_romcode_params.num_params = 1;
450 emu_romcode_params.param1 = 0;
451 omap3_emu_romcode_call(OMAP3_EMU_HAL_API_L2_INVAL,
452 (u32 *)&emu_romcode_params);
456 void v7_outer_cache_enable(void)
459 omap3_update_aux_cr_secure(0x2, 0);
462 * On some revisions L2EN bit is banked on some revisions it's not
463 * No harm in setting both banked bits(in fact this is required
466 omap3_update_aux_cr(0x2, 0);
469 void omap3_outer_cache_disable(void)
472 omap3_update_aux_cr_secure(0, 0x2);
475 * On some revisions L2EN bit is banked on some revisions it's not
476 * No harm in clearing both banked bits(in fact this is required
479 omap3_update_aux_cr(0, 0x2);
481 #endif /* !CONFIG_SYS_L2CACHE_OFF */
483 #ifndef CONFIG_SYS_DCACHE_OFF
484 void enable_caches(void)
486 /* Enable D-cache. I-cache is already enabled in start.S */
489 #endif /* !CONFIG_SYS_DCACHE_OFF */