4 * Common board functions for AM33XX based boards
6 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
16 * GNU General Public License for more details.
21 #include <asm/arch/cpu.h>
22 #include <asm/arch/hardware.h>
23 #include <asm/arch/omap.h>
24 #include <asm/arch/ddr_defs.h>
25 #include <asm/arch/clock.h>
26 #include <asm/arch/gpio.h>
27 #include <asm/arch/mmc_host_def.h>
28 #include <asm/arch/sys_proto.h>
30 #include <asm/omap_common.h>
37 DECLARE_GLOBAL_DATA_PTR;
39 struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
40 struct gptimer *timer_base = (struct gptimer *)CONFIG_SYS_TIMERBASE;
41 struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
43 static const struct gpio_bank gpio_bank_am33xx[4] = {
44 { (void *)AM33XX_GPIO0_BASE, METHOD_GPIO_24XX },
45 { (void *)AM33XX_GPIO1_BASE, METHOD_GPIO_24XX },
46 { (void *)AM33XX_GPIO2_BASE, METHOD_GPIO_24XX },
47 { (void *)AM33XX_GPIO3_BASE, METHOD_GPIO_24XX },
50 const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx;
52 /* MII mode defines */
53 #define MII_MODE_ENABLE 0x0
54 #define RGMII_MODE_ENABLE 0xA
56 /* GPIO that controls power to DDR on EVM-SK */
57 #define GPIO_DDR_VTT_EN 7
59 static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
61 static struct am335x_baseboard_id __attribute__((section (".data"))) header;
63 static inline int board_is_bone(void)
65 return !strncmp(header.name, "A335BONE", HDR_NAME_LEN);
68 static inline int board_is_evm_sk(void)
70 return !strncmp("A335X_SK", header.name, HDR_NAME_LEN);
74 * Read header information from EEPROM into global structure.
76 static int read_eeprom(void)
78 /* Check if baseboard eeprom is available */
79 if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
80 puts("Could not probe the EEPROM; something fundamentally "
81 "wrong on the I2C bus.\n");
85 /* read the eeprom using i2c */
86 if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, (uchar *)&header,
88 puts("Could not read the EEPROM; something fundamentally"
89 " wrong on the I2C bus.\n");
93 if (header.magic != 0xEE3355AA) {
95 * read the eeprom using i2c again,
96 * but use only a 1 byte address
98 if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 1,
99 (uchar *)&header, sizeof(header))) {
100 puts("Could not read the EEPROM; something "
101 "fundamentally wrong on the I2C bus.\n");
105 if (header.magic != 0xEE3355AA) {
106 printf("Incorrect magic number (0x%x) in EEPROM\n",
116 #ifdef CONFIG_SPL_BUILD
117 #define UART_RESET (0x1 << 1)
118 #define UART_CLK_RUNNING_MASK 0x1
119 #define UART_SMART_IDLE_EN (0x1 << 0x3)
122 #ifdef CONFIG_SPL_BUILD
123 /* Initialize timer */
124 static void init_timer(void)
126 /* Reset the Timer */
127 writel(0x2, (&timer_base->tscir));
129 /* Wait until the reset is done */
130 while (readl(&timer_base->tiocp_cfg) & 1)
133 /* Start the Timer */
134 writel(0x1, (&timer_base->tclr));
139 * Determine what type of DDR we have.
141 static short inline board_memory_type(void)
143 /* The following boards are known to use DDR3. */
144 if (board_is_evm_sk())
145 return EMIF_REG_SDRAM_TYPE_DDR3;
147 return EMIF_REG_SDRAM_TYPE_DDR2;
151 * early system init of muxing and clocks.
155 /* WDT1 is already running when the bootloader gets control
156 * Disable it to avoid "random" resets
158 writel(0xAAAA, &wdtimer->wdtwspr);
159 while (readl(&wdtimer->wdtwwps) != 0x0)
161 writel(0x5555, &wdtimer->wdtwspr);
162 while (readl(&wdtimer->wdtwwps) != 0x0)
165 #ifdef CONFIG_SPL_BUILD
166 /* Setup the PLLs and the clocks for the peripherals */
172 enable_uart0_pin_mux();
174 regVal = readl(&uart_base->uartsyscfg);
175 regVal |= UART_RESET;
176 writel(regVal, &uart_base->uartsyscfg);
177 while ((readl(&uart_base->uartsyssts) &
178 UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
181 /* Disable smart idle */
182 regVal = readl(&uart_base->uartsyscfg);
183 regVal |= UART_SMART_IDLE_EN;
184 writel(regVal, &uart_base->uartsyscfg);
186 /* Initialize the Timer */
189 preloader_console_init();
191 /* Initalize the board header */
192 enable_i2c0_pin_mux();
193 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
194 if (read_eeprom() < 0)
195 puts("Could not get board ID.\n");
197 enable_board_pin_mux(&header);
198 if (board_is_evm_sk()) {
200 * EVM SK 1.2A and later use gpio0_7 to enable DDR3.
201 * This is safe enough to do on older revs.
203 gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
204 gpio_direction_output(GPIO_DDR_VTT_EN, 1);
207 config_ddr(board_memory_type());
211 #if defined(CONFIG_OMAP_HSMMC) && !defined(CONFIG_SPL_BUILD)
212 int board_mmc_init(bd_t *bis)
216 ret = omap_mmc_init(0, 0, 0);
220 return omap_mmc_init(1, 0, 0);
224 void setup_clocks_for_console(void)
226 /* Not yet implemented */
231 * Basic board specific setup. Pinmux has been handled already.
235 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
236 if (read_eeprom() < 0)
237 puts("Could not get board ID.\n");
239 gd->bd->bi_boot_params = PHYS_DRAM_1 + 0x100;
244 #ifdef CONFIG_DRIVER_TI_CPSW
245 static void cpsw_control(int enabled)
247 /* VTP can be added here */
252 static struct cpsw_slave_data cpsw_slaves[] = {
254 .slave_reg_ofs = 0x208,
255 .sliver_reg_ofs = 0xd80,
259 .slave_reg_ofs = 0x308,
260 .sliver_reg_ofs = 0xdc0,
265 static struct cpsw_platform_data cpsw_data = {
266 .mdio_base = AM335X_CPSW_MDIO_BASE,
267 .cpsw_base = AM335X_CPSW_BASE,
270 .cpdma_reg_ofs = 0x800,
272 .slave_data = cpsw_slaves,
273 .ale_reg_ofs = 0xd00,
275 .host_port_reg_ofs = 0x108,
276 .hw_stats_reg_ofs = 0x900,
277 .mac_control = (1 << 5),
278 .control = cpsw_control,
280 .version = CPSW_CTRL_VERSION_2,
283 int board_eth_init(bd_t *bis)
286 uint32_t mac_hi, mac_lo;
288 if (!eth_getenv_enetaddr("ethaddr", mac_addr)) {
289 debug("<ethaddr> not set. Reading from E-fuse\n");
290 /* try reading mac address from efuse */
291 mac_lo = readl(&cdev->macid0l);
292 mac_hi = readl(&cdev->macid0h);
293 mac_addr[0] = mac_hi & 0xFF;
294 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
295 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
296 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
297 mac_addr[4] = mac_lo & 0xFF;
298 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
300 if (is_valid_ether_addr(mac_addr))
301 eth_setenv_enetaddr("ethaddr", mac_addr);
306 if (board_is_bone()) {
307 writel(MII_MODE_ENABLE, &cdev->miisel);
308 cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
309 PHY_INTERFACE_MODE_MII;
311 writel(RGMII_MODE_ENABLE, &cdev->miisel);
312 cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
313 PHY_INTERFACE_MODE_RGMII;
316 return cpsw_register(&cpsw_data);