2 * linux/arch/arm/common/vic.c
4 * Copyright (C) 1999 - 2003 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 #include <linux/export.h>
23 #include <linux/init.h>
24 #include <linux/list.h>
26 #include <linux/irqdomain.h>
28 #include <linux/of_address.h>
29 #include <linux/of_irq.h>
30 #include <linux/syscore_ops.h>
31 #include <linux/device.h>
32 #include <linux/amba/bus.h>
34 #include <asm/exception.h>
35 #include <asm/mach/irq.h>
36 #include <asm/hardware/vic.h>
39 * struct vic_device - VIC PM device
40 * @irq: The IRQ number for the base of the VIC.
41 * @base: The register base for the VIC.
42 * @resume_sources: A bitmask of interrupts for resume.
43 * @resume_irqs: The IRQs enabled for resume.
44 * @int_select: Save for VIC_INT_SELECT.
45 * @int_enable: Save for VIC_INT_ENABLE.
46 * @soft_int: Save for VIC_INT_SOFT.
47 * @protect: Save for VIC_PROTECT.
48 * @domain: The IRQ domain for the VIC.
59 struct irq_domain domain;
62 /* we cannot allocate memory when VICs are initially registered */
63 static struct vic_device vic_devices[CONFIG_ARM_VIC_NR];
68 * vic_init2 - common initialisation code
69 * @base: Base of the VIC.
71 * Common initialisation code for registration
74 static void vic_init2(void __iomem *base)
78 for (i = 0; i < 16; i++) {
79 void __iomem *reg = base + VIC_VECT_CNTL0 + (i * 4);
80 writel(VIC_VECT_CNTL_ENABLE | i, reg);
83 writel(32, base + VIC_PL190_DEF_VECT_ADDR);
87 static void resume_one_vic(struct vic_device *vic)
89 void __iomem *base = vic->base;
91 printk(KERN_DEBUG "%s: resuming vic at %p\n", __func__, base);
93 /* re-initialise static settings */
96 writel(vic->int_select, base + VIC_INT_SELECT);
97 writel(vic->protect, base + VIC_PROTECT);
99 /* set the enabled ints and then clear the non-enabled */
100 writel(vic->int_enable, base + VIC_INT_ENABLE);
101 writel(~vic->int_enable, base + VIC_INT_ENABLE_CLEAR);
103 /* and the same for the soft-int register */
105 writel(vic->soft_int, base + VIC_INT_SOFT);
106 writel(~vic->soft_int, base + VIC_INT_SOFT_CLEAR);
109 static void vic_resume(void)
113 for (id = vic_id - 1; id >= 0; id--)
114 resume_one_vic(vic_devices + id);
117 static void suspend_one_vic(struct vic_device *vic)
119 void __iomem *base = vic->base;
121 printk(KERN_DEBUG "%s: suspending vic at %p\n", __func__, base);
123 vic->int_select = readl(base + VIC_INT_SELECT);
124 vic->int_enable = readl(base + VIC_INT_ENABLE);
125 vic->soft_int = readl(base + VIC_INT_SOFT);
126 vic->protect = readl(base + VIC_PROTECT);
128 /* set the interrupts (if any) that are used for
129 * resuming the system */
131 writel(vic->resume_irqs, base + VIC_INT_ENABLE);
132 writel(~vic->resume_irqs, base + VIC_INT_ENABLE_CLEAR);
135 static int vic_suspend(void)
139 for (id = 0; id < vic_id; id++)
140 suspend_one_vic(vic_devices + id);
145 struct syscore_ops vic_syscore_ops = {
146 .suspend = vic_suspend,
147 .resume = vic_resume,
151 * vic_pm_init - initicall to register VIC pm
153 * This is called via late_initcall() to register
154 * the resources for the VICs due to the early
155 * nature of the VIC's registration.
157 static int __init vic_pm_init(void)
160 register_syscore_ops(&vic_syscore_ops);
164 late_initcall(vic_pm_init);
165 #endif /* CONFIG_PM */
168 * vic_register() - Register a VIC.
169 * @base: The base address of the VIC.
170 * @irq: The base IRQ for the VIC.
171 * @resume_sources: bitmask of interrupts allowed for resume sources.
172 * @node: The device tree node associated with the VIC.
174 * Register the VIC with the system device tree so that it can be notified
175 * of suspend and resume requests and ensure that the correct actions are
176 * taken to re-instate the settings on resume.
178 * This also configures the IRQ domain for the VIC.
180 static void __init vic_register(void __iomem *base, unsigned int irq,
181 u32 resume_sources, struct device_node *node)
183 struct vic_device *v;
185 if (vic_id >= ARRAY_SIZE(vic_devices)) {
186 printk(KERN_ERR "%s: too few VICs, increase CONFIG_ARM_VIC_NR\n", __func__);
190 v = &vic_devices[vic_id];
192 v->resume_sources = resume_sources;
196 v->domain.irq_base = irq;
197 v->domain.nr_irq = 32;
199 v->domain.of_node = of_node_get(node);
200 #endif /* CONFIG_OF */
201 v->domain.ops = &irq_domain_simple_ops;
202 irq_domain_add(&v->domain);
205 static void vic_ack_irq(struct irq_data *d)
207 void __iomem *base = irq_data_get_irq_chip_data(d);
208 unsigned int irq = d->hwirq;
209 writel(1 << irq, base + VIC_INT_ENABLE_CLEAR);
210 /* moreover, clear the soft-triggered, in case it was the reason */
211 writel(1 << irq, base + VIC_INT_SOFT_CLEAR);
214 static void vic_mask_irq(struct irq_data *d)
216 void __iomem *base = irq_data_get_irq_chip_data(d);
217 unsigned int irq = d->hwirq;
218 writel(1 << irq, base + VIC_INT_ENABLE_CLEAR);
221 static void vic_unmask_irq(struct irq_data *d)
223 void __iomem *base = irq_data_get_irq_chip_data(d);
224 unsigned int irq = d->hwirq;
225 writel(1 << irq, base + VIC_INT_ENABLE);
228 #if defined(CONFIG_PM)
229 static struct vic_device *vic_from_irq(unsigned int irq)
231 struct vic_device *v = vic_devices;
232 unsigned int base_irq = irq & ~31;
235 for (id = 0; id < vic_id; id++, v++) {
236 if (v->irq == base_irq)
243 static int vic_set_wake(struct irq_data *d, unsigned int on)
245 struct vic_device *v = vic_from_irq(d->irq);
246 unsigned int off = d->hwirq;
252 if (!(bit & v->resume_sources))
256 v->resume_irqs |= bit;
258 v->resume_irqs &= ~bit;
263 #define vic_set_wake NULL
264 #endif /* CONFIG_PM */
266 static struct irq_chip vic_chip = {
268 .irq_ack = vic_ack_irq,
269 .irq_mask = vic_mask_irq,
270 .irq_unmask = vic_unmask_irq,
271 .irq_set_wake = vic_set_wake,
274 static void __init vic_disable(void __iomem *base)
276 writel(0, base + VIC_INT_SELECT);
277 writel(0, base + VIC_INT_ENABLE);
278 writel(~0, base + VIC_INT_ENABLE_CLEAR);
279 writel(0, base + VIC_ITCR);
280 writel(~0, base + VIC_INT_SOFT_CLEAR);
283 static void __init vic_clear_interrupts(void __iomem *base)
287 writel(0, base + VIC_PL190_VECT_ADDR);
288 for (i = 0; i < 19; i++) {
291 value = readl(base + VIC_PL190_VECT_ADDR);
292 writel(value, base + VIC_PL190_VECT_ADDR);
296 static void __init vic_set_irq_sources(void __iomem *base,
297 unsigned int irq_start, u32 vic_sources)
301 for (i = 0; i < 32; i++) {
302 if (vic_sources & (1 << i)) {
303 unsigned int irq = irq_start + i;
305 irq_set_chip_and_handler(irq, &vic_chip,
307 irq_set_chip_data(irq, base);
308 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
314 * The PL190 cell from ARM has been modified by ST to handle 64 interrupts.
315 * The original cell has 32 interrupts, while the modified one has 64,
316 * replocating two blocks 0x00..0x1f in 0x20..0x3f. In that case
317 * the probe function is called twice, with base set to offset 000
318 * and 020 within the page. We call this "second block".
320 static void __init vic_init_st(void __iomem *base, unsigned int irq_start,
321 u32 vic_sources, struct device_node *node)
324 int vic_2nd_block = ((unsigned long)base & ~PAGE_MASK) != 0;
326 /* Disable all interrupts initially. */
330 * Make sure we clear all existing interrupts. The vector registers
331 * in this cell are after the second block of general registers,
332 * so we can address them using standard offsets, but only from
333 * the second base address, which is 0x20 in the page
336 vic_clear_interrupts(base);
338 /* ST has 16 vectors as well, but we don't enable them by now */
339 for (i = 0; i < 16; i++) {
340 void __iomem *reg = base + VIC_VECT_CNTL0 + (i * 4);
344 writel(32, base + VIC_PL190_DEF_VECT_ADDR);
347 vic_set_irq_sources(base, irq_start, vic_sources);
348 vic_register(base, irq_start, 0, node);
351 static void __init __vic_init(void __iomem *base, unsigned int irq_start,
352 u32 vic_sources, u32 resume_sources,
353 struct device_node *node)
357 enum amba_vendor vendor;
359 /* Identify which VIC cell this one is, by reading the ID */
360 for (i = 0; i < 4; i++) {
362 addr = (void __iomem *)((u32)base & PAGE_MASK) + 0xfe0 + (i * 4);
363 cellid |= (readl(addr) & 0xff) << (8 * i);
365 vendor = (cellid >> 12) & 0xff;
366 printk(KERN_INFO "VIC @%p: id 0x%08x, vendor 0x%02x\n",
367 base, cellid, vendor);
371 vic_init_st(base, irq_start, vic_sources, node);
374 printk(KERN_WARNING "VIC: unknown vendor, continuing anyways\n");
376 case AMBA_VENDOR_ARM:
380 /* Disable all interrupts initially. */
383 /* Make sure we clear all existing interrupts */
384 vic_clear_interrupts(base);
388 vic_set_irq_sources(base, irq_start, vic_sources);
390 vic_register(base, irq_start, resume_sources, node);
394 * vic_init() - initialise a vectored interrupt controller
395 * @base: iomem base address
396 * @irq_start: starting interrupt number, must be muliple of 32
397 * @vic_sources: bitmask of interrupt sources to allow
398 * @resume_sources: bitmask of interrupt sources to allow for resume
400 void __init vic_init(void __iomem *base, unsigned int irq_start,
401 u32 vic_sources, u32 resume_sources)
403 __vic_init(base, irq_start, vic_sources, resume_sources, NULL);
407 int __init vic_of_init(struct device_node *node, struct device_node *parent)
412 if (WARN(parent, "non-root VICs are not supported"))
415 regs = of_iomap(node, 0);
419 irq_base = irq_alloc_descs(-1, 0, 32, numa_node_id());
420 if (WARN_ON(irq_base < 0))
423 __vic_init(regs, irq_base, ~0, ~0, node);
432 #endif /* CONFIG OF */
435 * Handle each interrupt in a single VIC. Returns non-zero if we've
436 * handled at least one interrupt. This does a single read of the
437 * status register and handles all interrupts in order from LSB first.
439 static int handle_one_vic(struct vic_device *vic, struct pt_regs *regs)
444 stat = readl_relaxed(vic->base + VIC_IRQ_STATUS);
447 handle_IRQ(irq_domain_to_irq(&vic->domain, irq), regs);
456 * Keep iterating over all registered VIC's until there are no pending
459 asmlinkage void __exception_irq_entry vic_handle_irq(struct pt_regs *regs)
464 for (i = 0, handled = 0; i < vic_id; ++i)
465 handled |= handle_one_vic(&vic_devices[i], regs);