2 * Device Tree Source for the r8a7791 SoC
4 * Copyright (C) 2013-2014 Renesas Electronics Corporation
5 * Copyright (C) 2013-2014 Renesas Solutions Corp.
6 * Copyright (C) 2014 Cogent Embedded Inc.
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
13 #include <dt-bindings/clock/r8a7791-clock.h>
14 #include <dt-bindings/interrupt-controller/arm-gic.h>
15 #include <dt-bindings/interrupt-controller/irq.h>
18 compatible = "renesas,r8a7791";
19 interrupt-parent = <&gic>;
48 compatible = "arm,cortex-a15";
50 clock-frequency = <1500000000>;
51 voltage-tolerance = <1>; /* 1% */
52 clocks = <&cpg_clocks R8A7791_CLK_Z>;
53 clock-latency = <300000>; /* 300 us */
55 /* kHz - uV - OPPs unknown yet */
56 operating-points = <1500000 1000000>,
66 compatible = "arm,cortex-a15";
68 clock-frequency = <1500000000>;
72 gic: interrupt-controller@f1001000 {
73 compatible = "arm,cortex-a15-gic";
74 #interrupt-cells = <3>;
77 reg = <0 0xf1001000 0 0x1000>,
78 <0 0xf1002000 0 0x1000>,
79 <0 0xf1004000 0 0x2000>,
80 <0 0xf1006000 0 0x2000>;
81 interrupts = <1 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
84 gpio0: gpio@e6050000 {
85 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
86 reg = <0 0xe6050000 0 0x50>;
87 interrupts = <0 4 IRQ_TYPE_LEVEL_HIGH>;
90 gpio-ranges = <&pfc 0 0 32>;
91 #interrupt-cells = <2>;
93 clocks = <&mstp9_clks R8A7791_CLK_GPIO0>;
96 gpio1: gpio@e6051000 {
97 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
98 reg = <0 0xe6051000 0 0x50>;
99 interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>;
102 gpio-ranges = <&pfc 0 32 32>;
103 #interrupt-cells = <2>;
104 interrupt-controller;
105 clocks = <&mstp9_clks R8A7791_CLK_GPIO1>;
108 gpio2: gpio@e6052000 {
109 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
110 reg = <0 0xe6052000 0 0x50>;
111 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
114 gpio-ranges = <&pfc 0 64 32>;
115 #interrupt-cells = <2>;
116 interrupt-controller;
117 clocks = <&mstp9_clks R8A7791_CLK_GPIO2>;
120 gpio3: gpio@e6053000 {
121 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
122 reg = <0 0xe6053000 0 0x50>;
123 interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
126 gpio-ranges = <&pfc 0 96 32>;
127 #interrupt-cells = <2>;
128 interrupt-controller;
129 clocks = <&mstp9_clks R8A7791_CLK_GPIO3>;
132 gpio4: gpio@e6054000 {
133 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
134 reg = <0 0xe6054000 0 0x50>;
135 interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>;
138 gpio-ranges = <&pfc 0 128 32>;
139 #interrupt-cells = <2>;
140 interrupt-controller;
141 clocks = <&mstp9_clks R8A7791_CLK_GPIO4>;
144 gpio5: gpio@e6055000 {
145 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
146 reg = <0 0xe6055000 0 0x50>;
147 interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>;
150 gpio-ranges = <&pfc 0 160 32>;
151 #interrupt-cells = <2>;
152 interrupt-controller;
153 clocks = <&mstp9_clks R8A7791_CLK_GPIO5>;
156 gpio6: gpio@e6055400 {
157 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
158 reg = <0 0xe6055400 0 0x50>;
159 interrupts = <0 10 IRQ_TYPE_LEVEL_HIGH>;
162 gpio-ranges = <&pfc 0 192 32>;
163 #interrupt-cells = <2>;
164 interrupt-controller;
165 clocks = <&mstp9_clks R8A7791_CLK_GPIO6>;
168 gpio7: gpio@e6055800 {
169 compatible = "renesas,gpio-r8a7791", "renesas,gpio-rcar";
170 reg = <0 0xe6055800 0 0x50>;
171 interrupts = <0 11 IRQ_TYPE_LEVEL_HIGH>;
174 gpio-ranges = <&pfc 0 224 26>;
175 #interrupt-cells = <2>;
176 interrupt-controller;
177 clocks = <&mstp9_clks R8A7791_CLK_GPIO7>;
181 compatible = "renesas,thermal-r8a7791", "renesas,rcar-thermal";
182 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
183 interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
184 clocks = <&mstp5_clks R8A7791_CLK_THERMAL>;
188 compatible = "arm,armv7-timer";
189 interrupts = <1 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
190 <1 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
191 <1 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
192 <1 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
195 cmt0: timer@ffca0000 {
196 compatible = "renesas,cmt-48-r8a7791", "renesas,cmt-48-gen2";
197 reg = <0 0xffca0000 0 0x1004>;
198 interrupts = <0 142 IRQ_TYPE_LEVEL_HIGH>,
199 <0 143 IRQ_TYPE_LEVEL_HIGH>;
200 clocks = <&mstp1_clks R8A7791_CLK_CMT0>;
203 renesas,channels-mask = <0x60>;
208 cmt1: timer@e6130000 {
209 compatible = "renesas,cmt-48-r8a7791", "renesas,cmt-48-gen2";
210 reg = <0 0xe6130000 0 0x1004>;
211 interrupts = <0 120 IRQ_TYPE_LEVEL_HIGH>,
212 <0 121 IRQ_TYPE_LEVEL_HIGH>,
213 <0 122 IRQ_TYPE_LEVEL_HIGH>,
214 <0 123 IRQ_TYPE_LEVEL_HIGH>,
215 <0 124 IRQ_TYPE_LEVEL_HIGH>,
216 <0 125 IRQ_TYPE_LEVEL_HIGH>,
217 <0 126 IRQ_TYPE_LEVEL_HIGH>,
218 <0 127 IRQ_TYPE_LEVEL_HIGH>;
219 clocks = <&mstp3_clks R8A7791_CLK_CMT1>;
222 renesas,channels-mask = <0xff>;
227 irqc0: interrupt-controller@e61c0000 {
228 compatible = "renesas,irqc-r8a7791", "renesas,irqc";
229 #interrupt-cells = <2>;
230 interrupt-controller;
231 reg = <0 0xe61c0000 0 0x200>;
232 interrupts = <0 0 IRQ_TYPE_LEVEL_HIGH>,
233 <0 1 IRQ_TYPE_LEVEL_HIGH>,
234 <0 2 IRQ_TYPE_LEVEL_HIGH>,
235 <0 3 IRQ_TYPE_LEVEL_HIGH>,
236 <0 12 IRQ_TYPE_LEVEL_HIGH>,
237 <0 13 IRQ_TYPE_LEVEL_HIGH>,
238 <0 14 IRQ_TYPE_LEVEL_HIGH>,
239 <0 15 IRQ_TYPE_LEVEL_HIGH>,
240 <0 16 IRQ_TYPE_LEVEL_HIGH>,
241 <0 17 IRQ_TYPE_LEVEL_HIGH>;
244 dmac0: dma-controller@e6700000 {
245 compatible = "renesas,rcar-dmac";
246 reg = <0 0xe6700000 0 0x20000>;
247 interrupts = <0 197 IRQ_TYPE_LEVEL_HIGH
248 0 200 IRQ_TYPE_LEVEL_HIGH
249 0 201 IRQ_TYPE_LEVEL_HIGH
250 0 202 IRQ_TYPE_LEVEL_HIGH
251 0 203 IRQ_TYPE_LEVEL_HIGH
252 0 204 IRQ_TYPE_LEVEL_HIGH
253 0 205 IRQ_TYPE_LEVEL_HIGH
254 0 206 IRQ_TYPE_LEVEL_HIGH
255 0 207 IRQ_TYPE_LEVEL_HIGH
256 0 208 IRQ_TYPE_LEVEL_HIGH
257 0 209 IRQ_TYPE_LEVEL_HIGH
258 0 210 IRQ_TYPE_LEVEL_HIGH
259 0 211 IRQ_TYPE_LEVEL_HIGH
260 0 212 IRQ_TYPE_LEVEL_HIGH
261 0 213 IRQ_TYPE_LEVEL_HIGH
262 0 214 IRQ_TYPE_LEVEL_HIGH>;
263 interrupt-names = "error",
264 "ch0", "ch1", "ch2", "ch3",
265 "ch4", "ch5", "ch6", "ch7",
266 "ch8", "ch9", "ch10", "ch11",
267 "ch12", "ch13", "ch14";
268 clocks = <&mstp2_clks R8A7791_CLK_SYS_DMAC0>;
274 dmac1: dma-controller@e6720000 {
275 compatible = "renesas,rcar-dmac";
276 reg = <0 0xe6720000 0 0x20000>;
277 interrupts = <0 220 IRQ_TYPE_LEVEL_HIGH
278 0 216 IRQ_TYPE_LEVEL_HIGH
279 0 217 IRQ_TYPE_LEVEL_HIGH
280 0 218 IRQ_TYPE_LEVEL_HIGH
281 0 219 IRQ_TYPE_LEVEL_HIGH
282 0 308 IRQ_TYPE_LEVEL_HIGH
283 0 309 IRQ_TYPE_LEVEL_HIGH
284 0 310 IRQ_TYPE_LEVEL_HIGH
285 0 311 IRQ_TYPE_LEVEL_HIGH
286 0 312 IRQ_TYPE_LEVEL_HIGH
287 0 313 IRQ_TYPE_LEVEL_HIGH
288 0 314 IRQ_TYPE_LEVEL_HIGH
289 0 315 IRQ_TYPE_LEVEL_HIGH
290 0 316 IRQ_TYPE_LEVEL_HIGH
291 0 317 IRQ_TYPE_LEVEL_HIGH
292 0 318 IRQ_TYPE_LEVEL_HIGH>;
293 interrupt-names = "error",
294 "ch0", "ch1", "ch2", "ch3",
295 "ch4", "ch5", "ch6", "ch7",
296 "ch8", "ch9", "ch10", "ch11",
297 "ch12", "ch13", "ch14";
298 clocks = <&mstp2_clks R8A7791_CLK_SYS_DMAC1>;
304 audma0: dma-controller@ec700000 {
305 compatible = "renesas,rcar-dmac";
306 reg = <0 0xec700000 0 0x10000>;
307 interrupts = <0 346 IRQ_TYPE_LEVEL_HIGH
308 0 320 IRQ_TYPE_LEVEL_HIGH
309 0 321 IRQ_TYPE_LEVEL_HIGH
310 0 322 IRQ_TYPE_LEVEL_HIGH
311 0 323 IRQ_TYPE_LEVEL_HIGH
312 0 324 IRQ_TYPE_LEVEL_HIGH
313 0 325 IRQ_TYPE_LEVEL_HIGH
314 0 326 IRQ_TYPE_LEVEL_HIGH
315 0 327 IRQ_TYPE_LEVEL_HIGH
316 0 328 IRQ_TYPE_LEVEL_HIGH
317 0 329 IRQ_TYPE_LEVEL_HIGH
318 0 330 IRQ_TYPE_LEVEL_HIGH
319 0 331 IRQ_TYPE_LEVEL_HIGH
320 0 332 IRQ_TYPE_LEVEL_HIGH>;
321 interrupt-names = "error",
322 "ch0", "ch1", "ch2", "ch3",
323 "ch4", "ch5", "ch6", "ch7",
324 "ch8", "ch9", "ch10", "ch11",
326 clocks = <&mstp5_clks R8A7791_CLK_AUDIO_DMAC0>;
332 audma1: dma-controller@ec720000 {
333 compatible = "renesas,rcar-dmac";
334 reg = <0 0xec720000 0 0x10000>;
335 interrupts = <0 347 IRQ_TYPE_LEVEL_HIGH
336 0 333 IRQ_TYPE_LEVEL_HIGH
337 0 334 IRQ_TYPE_LEVEL_HIGH
338 0 335 IRQ_TYPE_LEVEL_HIGH
339 0 336 IRQ_TYPE_LEVEL_HIGH
340 0 337 IRQ_TYPE_LEVEL_HIGH
341 0 338 IRQ_TYPE_LEVEL_HIGH
342 0 339 IRQ_TYPE_LEVEL_HIGH
343 0 340 IRQ_TYPE_LEVEL_HIGH
344 0 341 IRQ_TYPE_LEVEL_HIGH
345 0 342 IRQ_TYPE_LEVEL_HIGH
346 0 343 IRQ_TYPE_LEVEL_HIGH
347 0 344 IRQ_TYPE_LEVEL_HIGH
348 0 345 IRQ_TYPE_LEVEL_HIGH>;
349 interrupt-names = "error",
350 "ch0", "ch1", "ch2", "ch3",
351 "ch4", "ch5", "ch6", "ch7",
352 "ch8", "ch9", "ch10", "ch11",
354 clocks = <&mstp5_clks R8A7791_CLK_AUDIO_DMAC1>;
360 audmapp: dma-controller@ec740000 {
361 compatible = "renesas,rcar-audmapp";
364 reg = <0 0xec740000 0 0x200>;
367 /* The memory map in the User's Manual maps the cores to bus numbers */
369 #address-cells = <1>;
371 compatible = "renesas,i2c-r8a7791";
372 reg = <0 0xe6508000 0 0x40>;
373 interrupts = <0 287 IRQ_TYPE_LEVEL_HIGH>;
374 clocks = <&mstp9_clks R8A7791_CLK_I2C0>;
379 #address-cells = <1>;
381 compatible = "renesas,i2c-r8a7791";
382 reg = <0 0xe6518000 0 0x40>;
383 interrupts = <0 288 IRQ_TYPE_LEVEL_HIGH>;
384 clocks = <&mstp9_clks R8A7791_CLK_I2C1>;
389 #address-cells = <1>;
391 compatible = "renesas,i2c-r8a7791";
392 reg = <0 0xe6530000 0 0x40>;
393 interrupts = <0 286 IRQ_TYPE_LEVEL_HIGH>;
394 clocks = <&mstp9_clks R8A7791_CLK_I2C2>;
399 #address-cells = <1>;
401 compatible = "renesas,i2c-r8a7791";
402 reg = <0 0xe6540000 0 0x40>;
403 interrupts = <0 290 IRQ_TYPE_LEVEL_HIGH>;
404 clocks = <&mstp9_clks R8A7791_CLK_I2C3>;
409 #address-cells = <1>;
411 compatible = "renesas,i2c-r8a7791";
412 reg = <0 0xe6520000 0 0x40>;
413 interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>;
414 clocks = <&mstp9_clks R8A7791_CLK_I2C4>;
419 /* doesn't need pinmux */
420 #address-cells = <1>;
422 compatible = "renesas,i2c-r8a7791";
423 reg = <0 0xe6528000 0 0x40>;
424 interrupts = <0 20 IRQ_TYPE_LEVEL_HIGH>;
425 clocks = <&mstp9_clks R8A7791_CLK_I2C5>;
430 /* doesn't need pinmux */
431 #address-cells = <1>;
433 compatible = "renesas,iic-r8a7791", "renesas,rmobile-iic";
434 reg = <0 0xe60b0000 0 0x425>;
435 interrupts = <0 173 IRQ_TYPE_LEVEL_HIGH>;
436 clocks = <&mstp9_clks R8A7791_CLK_IICDVFS>;
437 dmas = <&dmac0 0x77>, <&dmac0 0x78>;
438 dma-names = "tx", "rx";
443 #address-cells = <1>;
445 compatible = "renesas,iic-r8a7791", "renesas,rmobile-iic";
446 reg = <0 0xe6500000 0 0x425>;
447 interrupts = <0 174 IRQ_TYPE_LEVEL_HIGH>;
448 clocks = <&mstp3_clks R8A7791_CLK_IIC0>;
449 dmas = <&dmac0 0x61>, <&dmac0 0x62>;
450 dma-names = "tx", "rx";
455 #address-cells = <1>;
457 compatible = "renesas,iic-r8a7791", "renesas,rmobile-iic";
458 reg = <0 0xe6510000 0 0x425>;
459 interrupts = <0 175 IRQ_TYPE_LEVEL_HIGH>;
460 clocks = <&mstp3_clks R8A7791_CLK_IIC1>;
461 dmas = <&dmac0 0x65>, <&dmac0 0x66>;
462 dma-names = "tx", "rx";
467 compatible = "renesas,pfc-r8a7791";
468 reg = <0 0xe6060000 0 0x250>;
469 #gpio-range-cells = <3>;
472 mmcif0: mmc@ee200000 {
473 compatible = "renesas,mmcif-r8a7791", "renesas,sh-mmcif";
474 reg = <0 0xee200000 0 0x80>;
475 interrupts = <0 169 IRQ_TYPE_LEVEL_HIGH>;
476 clocks = <&mstp3_clks R8A7791_CLK_MMCIF0>;
477 dmas = <&dmac0 0xd1>, <&dmac0 0xd2>;
478 dma-names = "tx", "rx";
484 compatible = "renesas,sdhi-r8a7791";
485 reg = <0 0xee100000 0 0x200>;
486 interrupts = <0 165 IRQ_TYPE_LEVEL_HIGH>;
487 clocks = <&mstp3_clks R8A7791_CLK_SDHI0>;
492 compatible = "renesas,sdhi-r8a7791";
493 reg = <0 0xee140000 0 0x100>;
494 interrupts = <0 167 IRQ_TYPE_LEVEL_HIGH>;
495 clocks = <&mstp3_clks R8A7791_CLK_SDHI1>;
500 compatible = "renesas,sdhi-r8a7791";
501 reg = <0 0xee160000 0 0x100>;
502 interrupts = <0 168 IRQ_TYPE_LEVEL_HIGH>;
503 clocks = <&mstp3_clks R8A7791_CLK_SDHI2>;
507 scifa0: serial@e6c40000 {
508 compatible = "renesas,scifa-r8a7791", "renesas,scifa";
509 reg = <0 0xe6c40000 0 64>;
510 interrupts = <0 144 IRQ_TYPE_LEVEL_HIGH>;
511 clocks = <&mstp2_clks R8A7791_CLK_SCIFA0>;
512 clock-names = "sci_ick";
516 scifa1: serial@e6c50000 {
517 compatible = "renesas,scifa-r8a7791", "renesas,scifa";
518 reg = <0 0xe6c50000 0 64>;
519 interrupts = <0 145 IRQ_TYPE_LEVEL_HIGH>;
520 clocks = <&mstp2_clks R8A7791_CLK_SCIFA1>;
521 clock-names = "sci_ick";
525 scifa2: serial@e6c60000 {
526 compatible = "renesas,scifa-r8a7791", "renesas,scifa";
527 reg = <0 0xe6c60000 0 64>;
528 interrupts = <0 151 IRQ_TYPE_LEVEL_HIGH>;
529 clocks = <&mstp2_clks R8A7791_CLK_SCIFA2>;
530 clock-names = "sci_ick";
534 scifa3: serial@e6c70000 {
535 compatible = "renesas,scifa-r8a7791", "renesas,scifa";
536 reg = <0 0xe6c70000 0 64>;
537 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
538 clocks = <&mstp11_clks R8A7791_CLK_SCIFA3>;
539 clock-names = "sci_ick";
543 scifa4: serial@e6c78000 {
544 compatible = "renesas,scifa-r8a7791", "renesas,scifa";
545 reg = <0 0xe6c78000 0 64>;
546 interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
547 clocks = <&mstp11_clks R8A7791_CLK_SCIFA4>;
548 clock-names = "sci_ick";
552 scifa5: serial@e6c80000 {
553 compatible = "renesas,scifa-r8a7791", "renesas,scifa";
554 reg = <0 0xe6c80000 0 64>;
555 interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
556 clocks = <&mstp11_clks R8A7791_CLK_SCIFA5>;
557 clock-names = "sci_ick";
561 scifb0: serial@e6c20000 {
562 compatible = "renesas,scifb-r8a7791", "renesas,scifb";
563 reg = <0 0xe6c20000 0 64>;
564 interrupts = <0 148 IRQ_TYPE_LEVEL_HIGH>;
565 clocks = <&mstp2_clks R8A7791_CLK_SCIFB0>;
566 clock-names = "sci_ick";
570 scifb1: serial@e6c30000 {
571 compatible = "renesas,scifb-r8a7791", "renesas,scifb";
572 reg = <0 0xe6c30000 0 64>;
573 interrupts = <0 149 IRQ_TYPE_LEVEL_HIGH>;
574 clocks = <&mstp2_clks R8A7791_CLK_SCIFB1>;
575 clock-names = "sci_ick";
579 scifb2: serial@e6ce0000 {
580 compatible = "renesas,scifb-r8a7791", "renesas,scifb";
581 reg = <0 0xe6ce0000 0 64>;
582 interrupts = <0 150 IRQ_TYPE_LEVEL_HIGH>;
583 clocks = <&mstp2_clks R8A7791_CLK_SCIFB2>;
584 clock-names = "sci_ick";
588 scif0: serial@e6e60000 {
589 compatible = "renesas,scif-r8a7791", "renesas,scif";
590 reg = <0 0xe6e60000 0 64>;
591 interrupts = <0 152 IRQ_TYPE_LEVEL_HIGH>;
592 clocks = <&mstp7_clks R8A7791_CLK_SCIF0>;
593 clock-names = "sci_ick";
597 scif1: serial@e6e68000 {
598 compatible = "renesas,scif-r8a7791", "renesas,scif";
599 reg = <0 0xe6e68000 0 64>;
600 interrupts = <0 153 IRQ_TYPE_LEVEL_HIGH>;
601 clocks = <&mstp7_clks R8A7791_CLK_SCIF1>;
602 clock-names = "sci_ick";
606 scif2: serial@e6e58000 {
607 compatible = "renesas,scif-r8a7791", "renesas,scif";
608 reg = <0 0xe6e58000 0 64>;
609 interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
610 clocks = <&mstp7_clks R8A7791_CLK_SCIF2>;
611 clock-names = "sci_ick";
615 scif3: serial@e6ea8000 {
616 compatible = "renesas,scif-r8a7791", "renesas,scif";
617 reg = <0 0xe6ea8000 0 64>;
618 interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
619 clocks = <&mstp7_clks R8A7791_CLK_SCIF3>;
620 clock-names = "sci_ick";
624 scif4: serial@e6ee0000 {
625 compatible = "renesas,scif-r8a7791", "renesas,scif";
626 reg = <0 0xe6ee0000 0 64>;
627 interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
628 clocks = <&mstp7_clks R8A7791_CLK_SCIF4>;
629 clock-names = "sci_ick";
633 scif5: serial@e6ee8000 {
634 compatible = "renesas,scif-r8a7791", "renesas,scif";
635 reg = <0 0xe6ee8000 0 64>;
636 interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
637 clocks = <&mstp7_clks R8A7791_CLK_SCIF5>;
638 clock-names = "sci_ick";
642 hscif0: serial@e62c0000 {
643 compatible = "renesas,hscif-r8a7791", "renesas,hscif";
644 reg = <0 0xe62c0000 0 96>;
645 interrupts = <0 154 IRQ_TYPE_LEVEL_HIGH>;
646 clocks = <&mstp7_clks R8A7791_CLK_HSCIF0>;
647 clock-names = "sci_ick";
651 hscif1: serial@e62c8000 {
652 compatible = "renesas,hscif-r8a7791", "renesas,hscif";
653 reg = <0 0xe62c8000 0 96>;
654 interrupts = <0 155 IRQ_TYPE_LEVEL_HIGH>;
655 clocks = <&mstp7_clks R8A7791_CLK_HSCIF1>;
656 clock-names = "sci_ick";
660 hscif2: serial@e62d0000 {
661 compatible = "renesas,hscif-r8a7791", "renesas,hscif";
662 reg = <0 0xe62d0000 0 96>;
663 interrupts = <0 21 IRQ_TYPE_LEVEL_HIGH>;
664 clocks = <&mstp7_clks R8A7791_CLK_HSCIF2>;
665 clock-names = "sci_ick";
669 ether: ethernet@ee700000 {
670 compatible = "renesas,ether-r8a7791";
671 reg = <0 0xee700000 0 0x400>;
672 interrupts = <0 162 IRQ_TYPE_LEVEL_HIGH>;
673 clocks = <&mstp8_clks R8A7791_CLK_ETHER>;
675 #address-cells = <1>;
680 sata0: sata@ee300000 {
681 compatible = "renesas,sata-r8a7791";
682 reg = <0 0xee300000 0 0x2000>;
683 interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>;
684 clocks = <&mstp8_clks R8A7791_CLK_SATA0>;
688 sata1: sata@ee500000 {
689 compatible = "renesas,sata-r8a7791";
690 reg = <0 0xee500000 0 0x2000>;
691 interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>;
692 clocks = <&mstp8_clks R8A7791_CLK_SATA1>;
696 hsusb: usb@e6590000 {
697 compatible = "renesas,usbhs-r8a7791";
698 reg = <0 0xe6590000 0 0x100>;
699 interrupts = <0 107 IRQ_TYPE_LEVEL_HIGH>;
700 clocks = <&mstp7_clks R8A7791_CLK_HSUSB>;
701 renesas,buswait = <4>;
707 usbphy: usb-phy@e6590100 {
708 compatible = "renesas,usb-phy-r8a7791";
709 reg = <0 0xe6590100 0 0x100>;
710 #address-cells = <1>;
712 clocks = <&mstp7_clks R8A7791_CLK_HSUSB>;
713 clock-names = "usbhs";
716 usb0: usb-channel@0 {
720 usb2: usb-channel@2 {
726 vin0: video@e6ef0000 {
727 compatible = "renesas,vin-r8a7791";
728 clocks = <&mstp8_clks R8A7791_CLK_VIN0>;
729 reg = <0 0xe6ef0000 0 0x1000>;
730 interrupts = <0 188 IRQ_TYPE_LEVEL_HIGH>;
734 vin1: video@e6ef1000 {
735 compatible = "renesas,vin-r8a7791";
736 clocks = <&mstp8_clks R8A7791_CLK_VIN1>;
737 reg = <0 0xe6ef1000 0 0x1000>;
738 interrupts = <0 189 IRQ_TYPE_LEVEL_HIGH>;
742 vin2: video@e6ef2000 {
743 compatible = "renesas,vin-r8a7791";
744 clocks = <&mstp8_clks R8A7791_CLK_VIN2>;
745 reg = <0 0xe6ef2000 0 0x1000>;
746 interrupts = <0 190 IRQ_TYPE_LEVEL_HIGH>;
751 compatible = "renesas,vsp1";
752 reg = <0 0xfe928000 0 0x8000>;
753 interrupts = <0 267 IRQ_TYPE_LEVEL_HIGH>;
754 clocks = <&mstp1_clks R8A7791_CLK_VSP1_S>;
764 compatible = "renesas,vsp1";
765 reg = <0 0xfe930000 0 0x8000>;
766 interrupts = <0 246 IRQ_TYPE_LEVEL_HIGH>;
767 clocks = <&mstp1_clks R8A7791_CLK_VSP1_DU0>;
777 compatible = "renesas,vsp1";
778 reg = <0 0xfe938000 0 0x8000>;
779 interrupts = <0 247 IRQ_TYPE_LEVEL_HIGH>;
780 clocks = <&mstp1_clks R8A7791_CLK_VSP1_DU1>;
789 du: display@feb00000 {
790 compatible = "renesas,du-r8a7791";
791 reg = <0 0xfeb00000 0 0x40000>,
792 <0 0xfeb90000 0 0x1c>;
793 reg-names = "du", "lvds.0";
794 interrupts = <0 256 IRQ_TYPE_LEVEL_HIGH>,
795 <0 268 IRQ_TYPE_LEVEL_HIGH>;
796 clocks = <&mstp7_clks R8A7791_CLK_DU0>,
797 <&mstp7_clks R8A7791_CLK_DU1>,
798 <&mstp7_clks R8A7791_CLK_LVDS0>;
799 clock-names = "du.0", "du.1", "lvds.0";
803 #address-cells = <1>;
808 du_out_rgb: endpoint {
813 du_out_lvds0: endpoint {
823 #address-cells = <2>;
827 /* External root clock */
828 extal_clk: extal_clk {
829 compatible = "fixed-clock";
831 /* This value must be overriden by the board. */
832 clock-frequency = <0>;
833 clock-output-names = "extal";
837 * The external audio clocks are configured as 0 Hz fixed frequency clocks by
838 * default. Boards that provide audio clocks should override them.
840 audio_clk_a: audio_clk_a {
841 compatible = "fixed-clock";
843 clock-frequency = <0>;
844 clock-output-names = "audio_clk_a";
846 audio_clk_b: audio_clk_b {
847 compatible = "fixed-clock";
849 clock-frequency = <0>;
850 clock-output-names = "audio_clk_b";
852 audio_clk_c: audio_clk_c {
853 compatible = "fixed-clock";
855 clock-frequency = <0>;
856 clock-output-names = "audio_clk_c";
859 /* External PCIe clock - can be overridden by the board */
860 pcie_bus_clk: pcie_bus_clk {
861 compatible = "fixed-clock";
863 clock-frequency = <100000000>;
864 clock-output-names = "pcie_bus";
868 /* Special CPG clocks */
869 cpg_clocks: cpg_clocks@e6150000 {
870 compatible = "renesas,r8a7791-cpg-clocks",
871 "renesas,rcar-gen2-cpg-clocks";
872 reg = <0 0xe6150000 0 0x1000>;
873 clocks = <&extal_clk>;
875 clock-output-names = "main", "pll0", "pll1", "pll3",
876 "lb", "qspi", "sdh", "sd0", "z";
879 /* Variable factor clocks */
880 sd1_clk: sd2_clk@e6150078 {
881 compatible = "renesas,r8a7791-div6-clock", "renesas,cpg-div6-clock";
882 reg = <0 0xe6150078 0 4>;
883 clocks = <&pll1_div2_clk>;
885 clock-output-names = "sd1";
887 sd2_clk: sd3_clk@e615026c {
888 compatible = "renesas,r8a7791-div6-clock", "renesas,cpg-div6-clock";
889 reg = <0 0xe615026c 0 4>;
890 clocks = <&pll1_div2_clk>;
892 clock-output-names = "sd2";
894 mmc0_clk: mmc0_clk@e6150240 {
895 compatible = "renesas,r8a7791-div6-clock", "renesas,cpg-div6-clock";
896 reg = <0 0xe6150240 0 4>;
897 clocks = <&pll1_div2_clk>;
899 clock-output-names = "mmc0";
901 ssp_clk: ssp_clk@e6150248 {
902 compatible = "renesas,r8a7791-div6-clock", "renesas,cpg-div6-clock";
903 reg = <0 0xe6150248 0 4>;
904 clocks = <&pll1_div2_clk>;
906 clock-output-names = "ssp";
908 ssprs_clk: ssprs_clk@e615024c {
909 compatible = "renesas,r8a7791-div6-clock", "renesas,cpg-div6-clock";
910 reg = <0 0xe615024c 0 4>;
911 clocks = <&pll1_div2_clk>;
913 clock-output-names = "ssprs";
916 /* Fixed factor clocks */
917 pll1_div2_clk: pll1_div2_clk {
918 compatible = "fixed-factor-clock";
919 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
923 clock-output-names = "pll1_div2";
926 compatible = "fixed-factor-clock";
927 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
931 clock-output-names = "zg";
934 compatible = "fixed-factor-clock";
935 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
939 clock-output-names = "zx";
942 compatible = "fixed-factor-clock";
943 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
947 clock-output-names = "zs";
950 compatible = "fixed-factor-clock";
951 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
955 clock-output-names = "hp";
958 compatible = "fixed-factor-clock";
959 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
963 clock-output-names = "i";
966 compatible = "fixed-factor-clock";
967 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
971 clock-output-names = "b";
974 compatible = "fixed-factor-clock";
975 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
979 clock-output-names = "p";
982 compatible = "fixed-factor-clock";
983 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
987 clock-output-names = "cl";
990 compatible = "fixed-factor-clock";
991 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
995 clock-output-names = "m2";
998 compatible = "fixed-factor-clock";
999 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1003 clock-output-names = "imp";
1005 rclk_clk: rclk_clk {
1006 compatible = "fixed-factor-clock";
1007 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1009 clock-div = <(48 * 1024)>;
1011 clock-output-names = "rclk";
1013 oscclk_clk: oscclk_clk {
1014 compatible = "fixed-factor-clock";
1015 clocks = <&cpg_clocks R8A7791_CLK_PLL1>;
1017 clock-div = <(12 * 1024)>;
1019 clock-output-names = "oscclk";
1022 compatible = "fixed-factor-clock";
1023 clocks = <&cpg_clocks R8A7791_CLK_PLL3>;
1027 clock-output-names = "zb3";
1029 zb3d2_clk: zb3d2_clk {
1030 compatible = "fixed-factor-clock";
1031 clocks = <&cpg_clocks R8A7791_CLK_PLL3>;
1035 clock-output-names = "zb3d2";
1038 compatible = "fixed-factor-clock";
1039 clocks = <&cpg_clocks R8A7791_CLK_PLL3>;
1043 clock-output-names = "ddr";
1046 compatible = "fixed-factor-clock";
1047 clocks = <&pll1_div2_clk>;
1051 clock-output-names = "mp";
1054 compatible = "fixed-factor-clock";
1055 clocks = <&extal_clk>;
1059 clock-output-names = "cp";
1063 mstp0_clks: mstp0_clks@e6150130 {
1064 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1065 reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
1068 renesas,clock-indices = <R8A7791_CLK_MSIOF0>;
1069 clock-output-names = "msiof0";
1071 mstp1_clks: mstp1_clks@e6150134 {
1072 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1073 reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
1074 clocks = <&zs_clk>, <&zs_clk>, <&m2_clk>, <&zs_clk>, <&p_clk>,
1075 <&zg_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
1076 <&p_clk>, <&rclk_clk>, <&cp_clk>, <&zs_clk>, <&zs_clk>,
1079 renesas,clock-indices = <
1080 R8A7791_CLK_VCP0 R8A7791_CLK_VPC0 R8A7791_CLK_JPU
1081 R8A7791_CLK_SSP1 R8A7791_CLK_TMU1 R8A7791_CLK_3DG
1082 R8A7791_CLK_2DDMAC R8A7791_CLK_FDP1_1 R8A7791_CLK_FDP1_0
1083 R8A7791_CLK_TMU3 R8A7791_CLK_TMU2 R8A7791_CLK_CMT0
1084 R8A7791_CLK_TMU0 R8A7791_CLK_VSP1_DU1 R8A7791_CLK_VSP1_DU0
1087 clock-output-names =
1088 "vcp0", "vpc0", "jpu", "ssp1", "tmu1", "sgx",
1089 "2ddmac", "fdp1-1", "fdp1-0", "tmu3", "tmu2", "cmt0",
1090 "tmu0", "vsp1-du1", "vsp1-du0", "vsp1-sy";
1092 mstp2_clks: mstp2_clks@e6150138 {
1093 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1094 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
1095 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
1096 <&mp_clk>, <&mp_clk>, <&mp_clk>,
1097 <&zs_clk>, <&zs_clk>;
1099 renesas,clock-indices = <
1100 R8A7791_CLK_SCIFA2 R8A7791_CLK_SCIFA1 R8A7791_CLK_SCIFA0
1101 R8A7791_CLK_MSIOF2 R8A7791_CLK_SCIFB0 R8A7791_CLK_SCIFB1
1102 R8A7791_CLK_MSIOF1 R8A7791_CLK_SCIFB2
1103 R8A7791_CLK_SYS_DMAC1 R8A7791_CLK_SYS_DMAC0
1105 clock-output-names =
1106 "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
1107 "scifb1", "msiof1", "scifb2",
1108 "sys-dmac1", "sys-dmac0";
1110 mstp3_clks: mstp3_clks@e615013c {
1111 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1112 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
1113 clocks = <&cp_clk>, <&sd2_clk>, <&sd1_clk>, <&cpg_clocks R8A7791_CLK_SD0>,
1114 <&mmc0_clk>, <&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, <&rclk_clk>,
1115 <&hp_clk>, <&hp_clk>;
1117 renesas,clock-indices = <
1118 R8A7791_CLK_TPU0 R8A7791_CLK_SDHI2 R8A7791_CLK_SDHI1 R8A7791_CLK_SDHI0
1119 R8A7791_CLK_MMCIF0 R8A7791_CLK_IIC0 R8A7791_CLK_PCIEC R8A7791_CLK_IIC1
1120 R8A7791_CLK_SSUSB R8A7791_CLK_CMT1
1121 R8A7791_CLK_USBDMAC0 R8A7791_CLK_USBDMAC1
1123 clock-output-names =
1124 "tpu0", "sdhi2", "sdhi1", "sdhi0",
1125 "mmcif0", "i2c7", "pciec", "i2c8", "ssusb", "cmt1",
1126 "usbdmac0", "usbdmac1";
1128 mstp5_clks: mstp5_clks@e6150144 {
1129 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1130 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
1131 clocks = <&hp_clk>, <&hp_clk>, <&extal_clk>, <&p_clk>;
1133 renesas,clock-indices = <R8A7791_CLK_AUDIO_DMAC0 R8A7791_CLK_AUDIO_DMAC1
1134 R8A7791_CLK_THERMAL R8A7791_CLK_PWM>;
1135 clock-output-names = "audmac0", "audmac1", "thermal", "pwm";
1137 mstp7_clks: mstp7_clks@e615014c {
1138 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1139 reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
1140 clocks = <&mp_clk>, <&mp_clk>, <&zs_clk>, <&p_clk>, <&p_clk>, <&zs_clk>,
1141 <&zs_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1142 <&zx_clk>, <&zx_clk>, <&zx_clk>;
1144 renesas,clock-indices = <
1145 R8A7791_CLK_EHCI R8A7791_CLK_HSUSB R8A7791_CLK_HSCIF2 R8A7791_CLK_SCIF5
1146 R8A7791_CLK_SCIF4 R8A7791_CLK_HSCIF1 R8A7791_CLK_HSCIF0
1147 R8A7791_CLK_SCIF3 R8A7791_CLK_SCIF2 R8A7791_CLK_SCIF1
1148 R8A7791_CLK_SCIF0 R8A7791_CLK_DU1 R8A7791_CLK_DU0
1151 clock-output-names =
1152 "ehci", "hsusb", "hscif2", "scif5", "scif4", "hscif1", "hscif0",
1153 "scif3", "scif2", "scif1", "scif0", "du1", "du0", "lvds0";
1155 mstp8_clks: mstp8_clks@e6150990 {
1156 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1157 reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
1158 clocks = <&zg_clk>, <&zg_clk>, <&zg_clk>, <&p_clk>, <&zs_clk>,
1161 renesas,clock-indices = <
1162 R8A7791_CLK_VIN2 R8A7791_CLK_VIN1 R8A7791_CLK_VIN0
1163 R8A7791_CLK_ETHER R8A7791_CLK_SATA1 R8A7791_CLK_SATA0
1165 clock-output-names =
1166 "vin2", "vin1", "vin0", "ether", "sata1", "sata0";
1168 mstp9_clks: mstp9_clks@e6150994 {
1169 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1170 reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
1171 clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>, <&cp_clk>,
1172 <&cp_clk>, <&cp_clk>, <&cp_clk>, <&cp_clk>,
1173 <&p_clk>, <&p_clk>, <&cpg_clocks R8A7791_CLK_QSPI>, <&hp_clk>,
1174 <&cp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>,
1175 <&hp_clk>, <&hp_clk>;
1177 renesas,clock-indices = <
1178 R8A7791_CLK_GPIO7 R8A7791_CLK_GPIO6 R8A7791_CLK_GPIO5 R8A7791_CLK_GPIO4
1179 R8A7791_CLK_GPIO3 R8A7791_CLK_GPIO2 R8A7791_CLK_GPIO1 R8A7791_CLK_GPIO0
1180 R8A7791_CLK_RCAN1 R8A7791_CLK_RCAN0 R8A7791_CLK_QSPI_MOD R8A7791_CLK_I2C5
1181 R8A7791_CLK_IICDVFS R8A7791_CLK_I2C4 R8A7791_CLK_I2C3 R8A7791_CLK_I2C2
1182 R8A7791_CLK_I2C1 R8A7791_CLK_I2C0
1184 clock-output-names =
1185 "gpio7", "gpio6", "gpio5", "gpio4", "gpio3", "gpio2", "gpio1", "gpio0",
1186 "rcan1", "rcan0", "qspi_mod", "i2c5", "i2c6", "i2c4", "i2c3", "i2c2",
1189 mstp10_clks: mstp10_clks@e6150998 {
1190 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1191 reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
1193 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1194 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1196 <&mstp10_clks R8A7791_CLK_SCU_ALL>, <&mstp10_clks R8A7791_CLK_SCU_ALL>,
1197 <&mstp10_clks R8A7791_CLK_SCU_ALL>, <&mstp10_clks R8A7791_CLK_SCU_ALL>,
1198 <&mstp10_clks R8A7791_CLK_SCU_ALL>, <&mstp10_clks R8A7791_CLK_SCU_ALL>,
1199 <&mstp10_clks R8A7791_CLK_SCU_ALL>, <&mstp10_clks R8A7791_CLK_SCU_ALL>,
1200 <&mstp10_clks R8A7791_CLK_SCU_ALL>, <&mstp10_clks R8A7791_CLK_SCU_ALL>,
1201 <&mstp10_clks R8A7791_CLK_SCU_ALL>, <&mstp10_clks R8A7791_CLK_SCU_ALL>;
1206 R8A7791_CLK_SSI9 R8A7791_CLK_SSI8 R8A7791_CLK_SSI7 R8A7791_CLK_SSI6 R8A7791_CLK_SSI5
1207 R8A7791_CLK_SSI4 R8A7791_CLK_SSI3 R8A7791_CLK_SSI2 R8A7791_CLK_SSI1 R8A7791_CLK_SSI0
1209 R8A7791_CLK_SCU_DVC1 R8A7791_CLK_SCU_DVC0
1210 R8A7791_CLK_SCU_SRC9 R8A7791_CLK_SCU_SRC8 R8A7791_CLK_SCU_SRC7 R8A7791_CLK_SCU_SRC6 R8A7791_CLK_SCU_SRC5
1211 R8A7791_CLK_SCU_SRC4 R8A7791_CLK_SCU_SRC3 R8A7791_CLK_SCU_SRC2 R8A7791_CLK_SCU_SRC1 R8A7791_CLK_SCU_SRC0
1213 clock-output-names =
1215 "ssi9", "ssi8", "ssi7", "ssi6", "ssi5",
1216 "ssi4", "ssi3", "ssi2", "ssi1", "ssi0",
1218 "scu-dvc1", "scu-dvc0",
1219 "scu-src9", "scu-src8", "scu-src7", "scu-src6", "scu-src5",
1220 "scu-src4", "scu-src3", "scu-src2", "scu-src1", "scu-src0";
1222 mstp11_clks: mstp11_clks@e615099c {
1223 compatible = "renesas,r8a7791-mstp-clocks", "renesas,cpg-mstp-clocks";
1224 reg = <0 0xe615099c 0 4>, <0 0xe61509ac 0 4>;
1225 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>;
1227 renesas,clock-indices = <
1228 R8A7791_CLK_SCIFA3 R8A7791_CLK_SCIFA4 R8A7791_CLK_SCIFA5
1230 clock-output-names = "scifa3", "scifa4", "scifa5";
1234 qspi: spi@e6b10000 {
1235 compatible = "renesas,qspi-r8a7791", "renesas,qspi";
1236 reg = <0 0xe6b10000 0 0x2c>;
1237 interrupts = <0 184 IRQ_TYPE_LEVEL_HIGH>;
1238 clocks = <&mstp9_clks R8A7791_CLK_QSPI_MOD>;
1239 dmas = <&dmac0 0x17>, <&dmac0 0x18>;
1240 dma-names = "tx", "rx";
1242 #address-cells = <1>;
1244 status = "disabled";
1247 msiof0: spi@e6e20000 {
1248 compatible = "renesas,msiof-r8a7791";
1249 reg = <0 0xe6e20000 0 0x0064>, <0 0xe7e20000 0 0x0064>;
1250 interrupts = <0 156 IRQ_TYPE_LEVEL_HIGH>;
1251 clocks = <&mstp0_clks R8A7791_CLK_MSIOF0>;
1252 dmas = <&dmac0 0x51>, <&dmac0 0x52>;
1253 dma-names = "tx", "rx";
1254 #address-cells = <1>;
1256 status = "disabled";
1259 msiof1: spi@e6e10000 {
1260 compatible = "renesas,msiof-r8a7791";
1261 reg = <0 0xe6e10000 0 0x0064>, <0 0xe7e10000 0 0x0064>;
1262 interrupts = <0 157 IRQ_TYPE_LEVEL_HIGH>;
1263 clocks = <&mstp2_clks R8A7791_CLK_MSIOF1>;
1264 dmas = <&dmac0 0x55>, <&dmac0 0x56>;
1265 dma-names = "tx", "rx";
1266 #address-cells = <1>;
1268 status = "disabled";
1271 msiof2: spi@e6e00000 {
1272 compatible = "renesas,msiof-r8a7791";
1273 reg = <0 0xe6e00000 0 0x0064>, <0 0xe7e00000 0 0x0064>;
1274 interrupts = <0 158 IRQ_TYPE_LEVEL_HIGH>;
1275 clocks = <&mstp2_clks R8A7791_CLK_MSIOF2>;
1276 dmas = <&dmac0 0x41>, <&dmac0 0x42>;
1277 dma-names = "tx", "rx";
1278 #address-cells = <1>;
1280 status = "disabled";
1283 xhci: usb@ee000000 {
1284 compatible = "renesas,xhci-r8a7791";
1285 reg = <0 0xee000000 0 0xc00>;
1286 interrupts = <0 101 IRQ_TYPE_LEVEL_HIGH>;
1287 clocks = <&mstp3_clks R8A7791_CLK_SSUSB>;
1290 status = "disabled";
1293 pci0: pci@ee090000 {
1294 compatible = "renesas,pci-r8a7791";
1295 device_type = "pci";
1296 clocks = <&mstp7_clks R8A7791_CLK_EHCI>;
1297 reg = <0 0xee090000 0 0xc00>,
1298 <0 0xee080000 0 0x1100>;
1299 interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
1300 status = "disabled";
1303 #address-cells = <3>;
1305 #interrupt-cells = <1>;
1306 ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1307 interrupt-map-mask = <0xff00 0 0 0x7>;
1308 interrupt-map = <0x0000 0 0 1 &gic 0 108 IRQ_TYPE_LEVEL_HIGH
1309 0x0800 0 0 1 &gic 0 108 IRQ_TYPE_LEVEL_HIGH
1310 0x1000 0 0 2 &gic 0 108 IRQ_TYPE_LEVEL_HIGH>;
1313 reg = <0x800 0 0 0 0>;
1314 device_type = "pci";
1320 reg = <0x1000 0 0 0 0>;
1321 device_type = "pci";
1327 pci1: pci@ee0d0000 {
1328 compatible = "renesas,pci-r8a7791";
1329 device_type = "pci";
1330 clocks = <&mstp7_clks R8A7791_CLK_EHCI>;
1331 reg = <0 0xee0d0000 0 0xc00>,
1332 <0 0xee0c0000 0 0x1100>;
1333 interrupts = <0 113 IRQ_TYPE_LEVEL_HIGH>;
1334 status = "disabled";
1337 #address-cells = <3>;
1339 #interrupt-cells = <1>;
1340 ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1341 interrupt-map-mask = <0xff00 0 0 0x7>;
1342 interrupt-map = <0x0000 0 0 1 &gic 0 113 IRQ_TYPE_LEVEL_HIGH
1343 0x0800 0 0 1 &gic 0 113 IRQ_TYPE_LEVEL_HIGH
1344 0x1000 0 0 2 &gic 0 113 IRQ_TYPE_LEVEL_HIGH>;
1347 reg = <0x800 0 0 0 0>;
1348 device_type = "pci";
1354 reg = <0x1000 0 0 0 0>;
1355 device_type = "pci";
1361 pciec: pcie@fe000000 {
1362 compatible = "renesas,pcie-r8a7791";
1363 reg = <0 0xfe000000 0 0x80000>;
1364 #address-cells = <3>;
1366 bus-range = <0x00 0xff>;
1367 device_type = "pci";
1368 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
1369 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
1370 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
1371 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1372 /* Map all possible DDR as inbound ranges */
1373 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
1374 0x43000000 2 0x00000000 2 0x00000000 1 0x00000000>;
1375 interrupts = <0 116 IRQ_TYPE_LEVEL_HIGH>,
1376 <0 117 IRQ_TYPE_LEVEL_HIGH>,
1377 <0 118 IRQ_TYPE_LEVEL_HIGH>;
1378 #interrupt-cells = <1>;
1379 interrupt-map-mask = <0 0 0 0>;
1380 interrupt-map = <0 0 0 0 &gic 0 116 IRQ_TYPE_LEVEL_HIGH>;
1381 clocks = <&mstp3_clks R8A7791_CLK_PCIEC>, <&pcie_bus_clk>;
1382 clock-names = "pcie", "pcie_bus";
1383 status = "disabled";
1386 rcar_sound: rcar_sound@ec500000 {
1387 #sound-dai-cells = <1>;
1388 compatible = "renesas,rcar_sound-r8a7791", "renesas,rcar_sound-gen2", "renesas,rcar_sound";
1389 reg = <0 0xec500000 0 0x1000>, /* SCU */
1390 <0 0xec5a0000 0 0x100>, /* ADG */
1391 <0 0xec540000 0 0x1000>, /* SSIU */
1392 <0 0xec541000 0 0x1280>; /* SSI */
1393 clocks = <&mstp10_clks R8A7791_CLK_SSI_ALL>,
1394 <&mstp10_clks R8A7791_CLK_SSI9>, <&mstp10_clks R8A7791_CLK_SSI8>,
1395 <&mstp10_clks R8A7791_CLK_SSI7>, <&mstp10_clks R8A7791_CLK_SSI6>,
1396 <&mstp10_clks R8A7791_CLK_SSI5>, <&mstp10_clks R8A7791_CLK_SSI4>,
1397 <&mstp10_clks R8A7791_CLK_SSI3>, <&mstp10_clks R8A7791_CLK_SSI2>,
1398 <&mstp10_clks R8A7791_CLK_SSI1>, <&mstp10_clks R8A7791_CLK_SSI0>,
1399 <&mstp10_clks R8A7791_CLK_SCU_SRC9>, <&mstp10_clks R8A7791_CLK_SCU_SRC8>,
1400 <&mstp10_clks R8A7791_CLK_SCU_SRC7>, <&mstp10_clks R8A7791_CLK_SCU_SRC6>,
1401 <&mstp10_clks R8A7791_CLK_SCU_SRC5>, <&mstp10_clks R8A7791_CLK_SCU_SRC4>,
1402 <&mstp10_clks R8A7791_CLK_SCU_SRC3>, <&mstp10_clks R8A7791_CLK_SCU_SRC2>,
1403 <&mstp10_clks R8A7791_CLK_SCU_SRC1>, <&mstp10_clks R8A7791_CLK_SCU_SRC0>,
1404 <&mstp10_clks R8A7791_CLK_SCU_DVC0>, <&mstp10_clks R8A7791_CLK_SCU_DVC1>,
1405 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, <&m2_clk>;
1406 clock-names = "ssi-all",
1407 "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1408 "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1409 "src.9", "src.8", "src.7", "src.6", "src.5",
1410 "src.4", "src.3", "src.2", "src.1", "src.0",
1412 "clk_a", "clk_b", "clk_c", "clk_i";
1414 status = "disabled";
1435 ssi0: ssi@0 { interrupts = <0 370 IRQ_TYPE_LEVEL_HIGH>; };
1436 ssi1: ssi@1 { interrupts = <0 371 IRQ_TYPE_LEVEL_HIGH>; };
1437 ssi2: ssi@2 { interrupts = <0 372 IRQ_TYPE_LEVEL_HIGH>; };
1438 ssi3: ssi@3 { interrupts = <0 373 IRQ_TYPE_LEVEL_HIGH>; };
1439 ssi4: ssi@4 { interrupts = <0 374 IRQ_TYPE_LEVEL_HIGH>; };
1440 ssi5: ssi@5 { interrupts = <0 375 IRQ_TYPE_LEVEL_HIGH>; };
1441 ssi6: ssi@6 { interrupts = <0 376 IRQ_TYPE_LEVEL_HIGH>; };
1442 ssi7: ssi@7 { interrupts = <0 377 IRQ_TYPE_LEVEL_HIGH>; };
1443 ssi8: ssi@8 { interrupts = <0 378 IRQ_TYPE_LEVEL_HIGH>; };
1444 ssi9: ssi@9 { interrupts = <0 379 IRQ_TYPE_LEVEL_HIGH>; };