2 * Device Tree Source for OMAP3 SoC
4 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
11 #include <dt-bindings/gpio/gpio.h>
12 #include <dt-bindings/interrupt-controller/irq.h>
13 #include <dt-bindings/pinctrl/omap.h>
16 compatible = "ti,omap3430", "ti,omap3";
17 interrupt-parent = <&intc>;
36 compatible = "arm,cortex-a8";
43 clock-latency = <300000>; /* From omap-cpufreq driver */
48 compatible = "arm,cortex-a8-pmu";
49 reg = <0x54000000 0x800000>;
51 ti,hwmods = "debugss";
55 * The soc node represents the soc top level view. It is used for IPs
56 * that are not memory mapped in the MPU view or for the MPU itself.
59 compatible = "ti,omap-infra";
61 compatible = "ti,omap3-mpu";
66 compatible = "ti,iva2.2";
70 compatible = "ti,omap3-c64";
76 * XXX: Use a flat representation of the OMAP3 interconnect.
77 * The real OMAP interconnect network is quite complex.
78 * Since it will not bring real advantage to represent that in DT for
79 * the moment, just use a fake OCP bus entry to represent the whole bus
83 compatible = "ti,omap3-l3-smx", "simple-bus";
84 reg = <0x68000000 0x10000>;
89 ti,hwmods = "l3_main";
91 l4_core: l4@48000000 {
92 compatible = "ti,omap3-l4-core", "simple-bus";
95 ranges = <0 0x48000000 0x1000000>;
98 compatible = "ti,omap3-scm", "simple-bus";
99 reg = <0x2000 0x2000>;
100 #address-cells = <1>;
102 ranges = <0 0x2000 0x2000>;
104 omap3_pmx_core: pinmux@30 {
105 compatible = "ti,omap3-padconf",
108 #address-cells = <1>;
110 #pinctrl-cells = <1>;
111 #interrupt-cells = <1>;
112 interrupt-controller;
113 pinctrl-single,register-width = <16>;
114 pinctrl-single,function-mask = <0xff1f>;
117 scm_conf: scm_conf@270 {
118 compatible = "syscon", "simple-bus";
120 #address-cells = <1>;
122 ranges = <0 0x270 0x330>;
124 pbias_regulator: pbias_regulator@2b0 {
125 compatible = "ti,pbias-omap3", "ti,pbias-omap";
127 syscon = <&scm_conf>;
128 pbias_mmc_reg: pbias_mmc_omap2430 {
129 regulator-name = "pbias_mmc_omap2430";
130 regulator-min-microvolt = <1800000>;
131 regulator-max-microvolt = <3000000>;
136 #address-cells = <1>;
141 scm_clockdomains: clockdomains {
144 omap3_pmx_wkup: pinmux@a00 {
145 compatible = "ti,omap3-padconf",
148 #address-cells = <1>;
150 #pinctrl-cells = <1>;
151 #interrupt-cells = <1>;
152 interrupt-controller;
153 pinctrl-single,register-width = <16>;
154 pinctrl-single,function-mask = <0xff1f>;
160 compatible = "ti,omap3-aes";
162 reg = <0x480c5000 0x50>;
164 dmas = <&sdma 65 &sdma 66>;
165 dma-names = "tx", "rx";
169 compatible = "ti,omap3-prm";
170 reg = <0x48306000 0x4000>;
174 #address-cells = <1>;
178 prm_clockdomains: clockdomains {
183 compatible = "ti,omap3-cm";
184 reg = <0x48004000 0x4000>;
187 #address-cells = <1>;
191 cm_clockdomains: clockdomains {
195 counter32k: counter@48320000 {
196 compatible = "ti,omap-counter32k";
197 reg = <0x48320000 0x20>;
198 ti,hwmods = "counter_32k";
201 intc: interrupt-controller@48200000 {
202 compatible = "ti,omap3-intc";
203 interrupt-controller;
204 #interrupt-cells = <1>;
205 reg = <0x48200000 0x1000>;
208 sdma: dma-controller@48056000 {
209 compatible = "ti,omap3630-sdma", "ti,omap3430-sdma";
210 reg = <0x48056000 0x1000>;
221 gpio1: gpio@48310000 {
222 compatible = "ti,omap3-gpio";
223 reg = <0x48310000 0x200>;
229 interrupt-controller;
230 #interrupt-cells = <2>;
233 gpio2: gpio@49050000 {
234 compatible = "ti,omap3-gpio";
235 reg = <0x49050000 0x200>;
240 interrupt-controller;
241 #interrupt-cells = <2>;
244 gpio3: gpio@49052000 {
245 compatible = "ti,omap3-gpio";
246 reg = <0x49052000 0x200>;
251 interrupt-controller;
252 #interrupt-cells = <2>;
255 gpio4: gpio@49054000 {
256 compatible = "ti,omap3-gpio";
257 reg = <0x49054000 0x200>;
262 interrupt-controller;
263 #interrupt-cells = <2>;
266 gpio5: gpio@49056000 {
267 compatible = "ti,omap3-gpio";
268 reg = <0x49056000 0x200>;
273 interrupt-controller;
274 #interrupt-cells = <2>;
277 gpio6: gpio@49058000 {
278 compatible = "ti,omap3-gpio";
279 reg = <0x49058000 0x200>;
284 interrupt-controller;
285 #interrupt-cells = <2>;
288 uart1: serial@4806a000 {
289 compatible = "ti,omap3-uart";
290 reg = <0x4806a000 0x2000>;
291 interrupts-extended = <&intc 72>;
292 dmas = <&sdma 49 &sdma 50>;
293 dma-names = "tx", "rx";
295 clock-frequency = <48000000>;
298 uart2: serial@4806c000 {
299 compatible = "ti,omap3-uart";
300 reg = <0x4806c000 0x400>;
301 interrupts-extended = <&intc 73>;
302 dmas = <&sdma 51 &sdma 52>;
303 dma-names = "tx", "rx";
305 clock-frequency = <48000000>;
308 uart3: serial@49020000 {
309 compatible = "ti,omap3-uart";
310 reg = <0x49020000 0x400>;
311 interrupts-extended = <&intc 74>;
312 dmas = <&sdma 53 &sdma 54>;
313 dma-names = "tx", "rx";
315 clock-frequency = <48000000>;
319 compatible = "ti,omap3-i2c";
320 reg = <0x48070000 0x80>;
322 dmas = <&sdma 27 &sdma 28>;
323 dma-names = "tx", "rx";
324 #address-cells = <1>;
330 compatible = "ti,omap3-i2c";
331 reg = <0x48072000 0x80>;
333 dmas = <&sdma 29 &sdma 30>;
334 dma-names = "tx", "rx";
335 #address-cells = <1>;
341 compatible = "ti,omap3-i2c";
342 reg = <0x48060000 0x80>;
344 dmas = <&sdma 25 &sdma 26>;
345 dma-names = "tx", "rx";
346 #address-cells = <1>;
351 mailbox: mailbox@48094000 {
352 compatible = "ti,omap3-mailbox";
353 ti,hwmods = "mailbox";
354 reg = <0x48094000 0x200>;
357 ti,mbox-num-users = <2>;
358 ti,mbox-num-fifos = <2>;
360 ti,mbox-tx = <0 0 0>;
361 ti,mbox-rx = <1 0 0>;
365 mcspi1: spi@48098000 {
366 compatible = "ti,omap2-mcspi";
367 reg = <0x48098000 0x100>;
369 #address-cells = <1>;
371 ti,hwmods = "mcspi1";
381 dma-names = "tx0", "rx0", "tx1", "rx1",
382 "tx2", "rx2", "tx3", "rx3";
385 mcspi2: spi@4809a000 {
386 compatible = "ti,omap2-mcspi";
387 reg = <0x4809a000 0x100>;
389 #address-cells = <1>;
391 ti,hwmods = "mcspi2";
397 dma-names = "tx0", "rx0", "tx1", "rx1";
400 mcspi3: spi@480b8000 {
401 compatible = "ti,omap2-mcspi";
402 reg = <0x480b8000 0x100>;
404 #address-cells = <1>;
406 ti,hwmods = "mcspi3";
412 dma-names = "tx0", "rx0", "tx1", "rx1";
415 mcspi4: spi@480ba000 {
416 compatible = "ti,omap2-mcspi";
417 reg = <0x480ba000 0x100>;
419 #address-cells = <1>;
421 ti,hwmods = "mcspi4";
423 dmas = <&sdma 70>, <&sdma 71>;
424 dma-names = "tx0", "rx0";
427 hdqw1w: 1w@480b2000 {
428 compatible = "ti,omap3-1w";
429 reg = <0x480b2000 0x1000>;
435 compatible = "ti,omap3-hsmmc";
436 reg = <0x4809c000 0x200>;
440 dmas = <&sdma 61>, <&sdma 62>;
441 dma-names = "tx", "rx";
442 pbias-supply = <&pbias_mmc_reg>;
446 compatible = "ti,omap3-hsmmc";
447 reg = <0x480b4000 0x200>;
450 dmas = <&sdma 47>, <&sdma 48>;
451 dma-names = "tx", "rx";
455 compatible = "ti,omap3-hsmmc";
456 reg = <0x480ad000 0x200>;
459 dmas = <&sdma 77>, <&sdma 78>;
460 dma-names = "tx", "rx";
463 mmu_isp: mmu@480bd400 {
465 compatible = "ti,omap2-iommu";
466 reg = <0x480bd400 0x80>;
468 ti,hwmods = "mmu_isp";
469 ti,#tlb-entries = <8>;
472 mmu_iva: mmu@5d000000 {
474 compatible = "ti,omap2-iommu";
475 reg = <0x5d000000 0x80>;
477 ti,hwmods = "mmu_iva";
482 compatible = "ti,omap3-wdt";
483 reg = <0x48314000 0x80>;
484 ti,hwmods = "wd_timer2";
487 mcbsp1: mcbsp@48074000 {
488 compatible = "ti,omap3-mcbsp";
489 reg = <0x48074000 0xff>;
491 interrupts = <16>, /* OCP compliant interrupt */
492 <59>, /* TX interrupt */
493 <60>; /* RX interrupt */
494 interrupt-names = "common", "tx", "rx";
495 ti,buffer-size = <128>;
496 ti,hwmods = "mcbsp1";
499 dma-names = "tx", "rx";
500 clocks = <&mcbsp1_fck>;
505 mcbsp2: mcbsp@49022000 {
506 compatible = "ti,omap3-mcbsp";
507 reg = <0x49022000 0xff>,
509 reg-names = "mpu", "sidetone";
510 interrupts = <17>, /* OCP compliant interrupt */
511 <62>, /* TX interrupt */
512 <63>, /* RX interrupt */
514 interrupt-names = "common", "tx", "rx", "sidetone";
515 ti,buffer-size = <1280>;
516 ti,hwmods = "mcbsp2", "mcbsp2_sidetone";
519 dma-names = "tx", "rx";
520 clocks = <&mcbsp2_fck>, <&mcbsp2_ick>;
521 clock-names = "fck", "ick";
525 mcbsp3: mcbsp@49024000 {
526 compatible = "ti,omap3-mcbsp";
527 reg = <0x49024000 0xff>,
529 reg-names = "mpu", "sidetone";
530 interrupts = <22>, /* OCP compliant interrupt */
531 <89>, /* TX interrupt */
532 <90>, /* RX interrupt */
534 interrupt-names = "common", "tx", "rx", "sidetone";
535 ti,buffer-size = <128>;
536 ti,hwmods = "mcbsp3", "mcbsp3_sidetone";
539 dma-names = "tx", "rx";
540 clocks = <&mcbsp3_fck>, <&mcbsp3_ick>;
541 clock-names = "fck", "ick";
545 mcbsp4: mcbsp@49026000 {
546 compatible = "ti,omap3-mcbsp";
547 reg = <0x49026000 0xff>;
549 interrupts = <23>, /* OCP compliant interrupt */
550 <54>, /* TX interrupt */
551 <55>; /* RX interrupt */
552 interrupt-names = "common", "tx", "rx";
553 ti,buffer-size = <128>;
554 ti,hwmods = "mcbsp4";
557 dma-names = "tx", "rx";
558 clocks = <&mcbsp4_fck>;
563 mcbsp5: mcbsp@48096000 {
564 compatible = "ti,omap3-mcbsp";
565 reg = <0x48096000 0xff>;
567 interrupts = <27>, /* OCP compliant interrupt */
568 <81>, /* TX interrupt */
569 <82>; /* RX interrupt */
570 interrupt-names = "common", "tx", "rx";
571 ti,buffer-size = <128>;
572 ti,hwmods = "mcbsp5";
575 dma-names = "tx", "rx";
576 clocks = <&mcbsp5_fck>;
581 sham: sham@480c3000 {
582 compatible = "ti,omap3-sham";
584 reg = <0x480c3000 0x64>;
590 smartreflex_core: smartreflex@480cb000 {
591 compatible = "ti,omap3-smartreflex-core";
592 ti,hwmods = "smartreflex_core";
593 reg = <0x480cb000 0x400>;
597 smartreflex_mpu_iva: smartreflex@480c9000 {
598 compatible = "ti,omap3-smartreflex-iva";
599 ti,hwmods = "smartreflex_mpu_iva";
600 reg = <0x480c9000 0x400>;
604 timer1: timer@48318000 {
605 compatible = "ti,omap3430-timer";
606 reg = <0x48318000 0x400>;
608 ti,hwmods = "timer1";
612 timer2: timer@49032000 {
613 compatible = "ti,omap3430-timer";
614 reg = <0x49032000 0x400>;
616 ti,hwmods = "timer2";
619 timer3: timer@49034000 {
620 compatible = "ti,omap3430-timer";
621 reg = <0x49034000 0x400>;
623 ti,hwmods = "timer3";
626 timer4: timer@49036000 {
627 compatible = "ti,omap3430-timer";
628 reg = <0x49036000 0x400>;
630 ti,hwmods = "timer4";
633 timer5: timer@49038000 {
634 compatible = "ti,omap3430-timer";
635 reg = <0x49038000 0x400>;
637 ti,hwmods = "timer5";
641 timer6: timer@4903a000 {
642 compatible = "ti,omap3430-timer";
643 reg = <0x4903a000 0x400>;
645 ti,hwmods = "timer6";
649 timer7: timer@4903c000 {
650 compatible = "ti,omap3430-timer";
651 reg = <0x4903c000 0x400>;
653 ti,hwmods = "timer7";
657 timer8: timer@4903e000 {
658 compatible = "ti,omap3430-timer";
659 reg = <0x4903e000 0x400>;
661 ti,hwmods = "timer8";
666 timer9: timer@49040000 {
667 compatible = "ti,omap3430-timer";
668 reg = <0x49040000 0x400>;
670 ti,hwmods = "timer9";
674 timer10: timer@48086000 {
675 compatible = "ti,omap3430-timer";
676 reg = <0x48086000 0x400>;
678 ti,hwmods = "timer10";
682 timer11: timer@48088000 {
683 compatible = "ti,omap3430-timer";
684 reg = <0x48088000 0x400>;
686 ti,hwmods = "timer11";
690 timer12: timer@48304000 {
691 compatible = "ti,omap3430-timer";
692 reg = <0x48304000 0x400>;
694 ti,hwmods = "timer12";
699 usbhstll: usbhstll@48062000 {
700 compatible = "ti,usbhs-tll";
701 reg = <0x48062000 0x1000>;
703 ti,hwmods = "usb_tll_hs";
706 usbhshost: usbhshost@48064000 {
707 compatible = "ti,usbhs-host";
708 reg = <0x48064000 0x400>;
709 ti,hwmods = "usb_host_hs";
710 #address-cells = <1>;
714 usbhsohci: ohci@48064400 {
715 compatible = "ti,ohci-omap3";
716 reg = <0x48064400 0x400>;
720 usbhsehci: ehci@48064800 {
721 compatible = "ti,ehci-omap";
722 reg = <0x48064800 0x400>;
727 gpmc: gpmc@6e000000 {
728 compatible = "ti,omap3430-gpmc";
730 reg = <0x6e000000 0x02d0>;
735 gpmc,num-waitpins = <4>;
736 #address-cells = <2>;
738 interrupt-controller;
739 #interrupt-cells = <2>;
744 usb_otg_hs: usb_otg_hs@480ab000 {
745 compatible = "ti,omap3-musb";
746 reg = <0x480ab000 0x1000>;
747 interrupts = <92>, <93>;
748 interrupt-names = "mc", "dma";
749 ti,hwmods = "usb_otg_hs";
756 compatible = "ti,omap3-dss";
757 reg = <0x48050000 0x200>;
759 ti,hwmods = "dss_core";
760 clocks = <&dss1_alwon_fck>;
762 #address-cells = <1>;
767 compatible = "ti,omap3-dispc";
768 reg = <0x48050400 0x400>;
770 ti,hwmods = "dss_dispc";
771 clocks = <&dss1_alwon_fck>;
775 dsi: encoder@4804fc00 {
776 compatible = "ti,omap3-dsi";
777 reg = <0x4804fc00 0x200>,
780 reg-names = "proto", "phy", "pll";
783 ti,hwmods = "dss_dsi1";
784 clocks = <&dss1_alwon_fck>, <&dss2_alwon_fck>;
785 clock-names = "fck", "sys_clk";
788 rfbi: encoder@48050800 {
789 compatible = "ti,omap3-rfbi";
790 reg = <0x48050800 0x100>;
792 ti,hwmods = "dss_rfbi";
793 clocks = <&dss1_alwon_fck>, <&dss_ick>;
794 clock-names = "fck", "ick";
797 venc: encoder@48050c00 {
798 compatible = "ti,omap3-venc";
799 reg = <0x48050c00 0x100>;
801 ti,hwmods = "dss_venc";
802 clocks = <&dss_tv_fck>;
807 ssi: ssi-controller@48058000 {
808 compatible = "ti,omap3-ssi";
813 reg = <0x48058000 0x1000>,
819 interrupt-names = "gdd_mpu";
821 #address-cells = <1>;
825 ssi_port1: ssi-port@4805a000 {
826 compatible = "ti,omap3-ssi-port";
828 reg = <0x4805a000 0x800>,
837 ssi_port2: ssi-port@4805b000 {
838 compatible = "ti,omap3-ssi-port";
840 reg = <0x4805b000 0x800>,
852 /include/ "omap3xxx-clocks.dtsi"