1 // SPDX-License-Identifier: GPL-2.0
2 // Copyright (c) 2018 Nuvoton Technology tomer.maimon@nuvoton.com
3 // Copyright 2018 Google, Inc.
5 #include <dt-bindings/interrupt-controller/arm-gic.h>
6 #include <dt-bindings/clock/nuvoton,npcm7xx-clock.h>
7 #include <dt-bindings/reset/nuvoton,npcm7xx-reset.h>
12 interrupt-parent = <&gic>;
14 /* external reference clock */
15 clk_refclk: clk_refclk {
16 compatible = "fixed-clock";
18 clock-frequency = <25000000>;
19 clock-output-names = "refclk";
22 /* external reference clock for cpu. float in normal operation */
23 clk_sysbypck: clk_sysbypck {
24 compatible = "fixed-clock";
26 clock-frequency = <800000000>;
27 clock-output-names = "sysbypck";
30 /* external reference clock for MC. float in normal operation */
31 clk_mcbypck: clk_mcbypck {
32 compatible = "fixed-clock";
34 clock-frequency = <800000000>;
35 clock-output-names = "mcbypck";
38 /* external clock signal rg1refck, supplied by the phy */
39 clk_rg1refck: clk_rg1refck {
40 compatible = "fixed-clock";
42 clock-frequency = <125000000>;
43 clock-output-names = "clk_rg1refck";
46 /* external clock signal rg2refck, supplied by the phy */
47 clk_rg2refck: clk_rg2refck {
48 compatible = "fixed-clock";
50 clock-frequency = <125000000>;
51 clock-output-names = "clk_rg2refck";
55 compatible = "fixed-clock";
57 clock-frequency = <50000000>;
58 clock-output-names = "clk_xin";
64 compatible = "simple-bus";
65 interrupt-parent = <&gic>;
66 ranges = <0x0 0xf0000000 0x00900000>;
69 compatible = "arm,cortex-a9-scu";
70 reg = <0x3fe000 0x1000>;
73 l2: cache-controller@3fc000 {
74 compatible = "arm,pl310-cache";
75 reg = <0x3fc000 0x1000>;
76 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
79 clocks = <&clk NPCM7XX_CLK_AXI>;
83 gic: interrupt-controller@3ff000 {
84 compatible = "arm,cortex-a9-gic";
86 #interrupt-cells = <3>;
87 reg = <0x3ff000 0x1000>,
92 compatible = "nuvoton,npcm750-gcr", "syscon", "simple-mfd";
93 reg = <0x800000 0x1000>;
97 compatible = "nuvoton,npcm750-rst", "syscon", "simple-mfd";
98 reg = <0x801000 0x6C>;
103 #address-cells = <1>;
105 compatible = "simple-bus";
106 interrupt-parent = <&gic>;
109 rstc: rstc@f0801000 {
110 compatible = "nuvoton,npcm750-reset";
111 reg = <0xf0801000 0x70>;
113 nuvoton,sysgcr = <&gcr>;
116 clk: clock-controller@f0801000 {
117 compatible = "nuvoton,npcm750-clk", "syscon";
120 reg = <0xf0801000 0x1000>;
121 clock-names = "refclk", "sysbypck", "mcbypck";
122 clocks = <&clk_refclk>, <&clk_sysbypck>, <&clk_mcbypck>;
125 gmac0: eth@f0802000 {
126 device_type = "network";
127 compatible = "snps,dwmac";
128 reg = <0xf0802000 0x2000>;
129 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
130 interrupt-names = "macirq";
132 clocks = <&clk_rg1refck>, <&clk NPCM7XX_CLK_AHB>;
133 clock-names = "stmmaceth", "clk_gmac";
134 pinctrl-names = "default";
135 pinctrl-0 = <&rg1_pins
140 ehci1: usb@f0806000 {
141 compatible = "nuvoton,npcm750-ehci";
142 reg = <0xf0806000 0x1000>;
143 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
148 compatible = "nuvoton,npcm750-fiu";
149 #address-cells = <1>;
151 reg = <0xfb000000 0x1000>;
152 reg-names = "control", "memory";
153 clocks = <&clk NPCM7XX_CLK_SPI0>;
154 clock-names = "clk_spi0";
159 compatible = "nuvoton,npcm750-fiu";
160 #address-cells = <1>;
162 reg = <0xc0000000 0x1000>;
163 reg-names = "control", "memory";
164 clocks = <&clk NPCM7XX_CLK_SPI3>;
165 clock-names = "clk_spi3";
166 pinctrl-names = "default";
167 pinctrl-0 = <&spi3_pins>;
172 compatible = "nuvoton,npcm750-fiu";
173 #address-cells = <1>;
175 reg = <0xfb001000 0x1000>;
176 reg-names = "control", "memory";
177 clocks = <&clk NPCM7XX_CLK_SPIX>;
178 clock-names = "clk_spix";
183 #address-cells = <1>;
185 compatible = "simple-bus";
186 interrupt-parent = <&gic>;
187 ranges = <0x0 0xf0000000 0x00300000>;
189 lpc_kcs: lpc_kcs@7000 {
190 compatible = "nuvoton,npcm750-lpc-kcs", "simple-mfd", "syscon";
194 #address-cells = <1>;
196 ranges = <0x0 0x7000 0x40>;
199 compatible = "nuvoton,npcm750-kcs-bmc";
201 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
207 compatible = "nuvoton,npcm750-kcs-bmc";
209 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
215 compatible = "nuvoton,npcm750-kcs-bmc";
217 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
224 compatible = "nuvoton,npcm750-pspi";
225 reg = <0x200000 0x1000>;
226 pinctrl-names = "default";
227 pinctrl-0 = <&pspi1_pins>;
228 #address-cells = <1>;
230 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
231 clocks = <&clk NPCM7XX_CLK_APB5>;
232 clock-names = "clk_apb5";
233 resets = <&rstc NPCM7XX_RESET_IPSRST2 NPCM7XX_RESET_PSPI1>;
238 compatible = "nuvoton,npcm750-pspi";
239 reg = <0x201000 0x1000>;
240 pinctrl-names = "default";
241 pinctrl-0 = <&pspi2_pins>;
242 #address-cells = <1>;
244 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
245 clocks = <&clk NPCM7XX_CLK_APB5>;
246 clock-names = "clk_apb5";
247 resets = <&rstc NPCM7XX_RESET_IPSRST2 NPCM7XX_RESET_PSPI2>;
252 compatible = "nuvoton,npcm750-timer";
253 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
255 clocks = <&clk NPCM7XX_CLK_TIMER>;
258 watchdog0: watchdog@801C {
259 compatible = "nuvoton,npcm750-wdt";
260 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
263 clocks = <&clk NPCM7XX_CLK_TIMER>;
266 watchdog1: watchdog@901C {
267 compatible = "nuvoton,npcm750-wdt";
268 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
271 clocks = <&clk NPCM7XX_CLK_TIMER>;
274 watchdog2: watchdog@a01C {
275 compatible = "nuvoton,npcm750-wdt";
276 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
279 clocks = <&clk NPCM7XX_CLK_TIMER>;
282 serial0: serial@1000 {
283 compatible = "nuvoton,npcm750-uart";
284 reg = <0x1000 0x1000>;
285 clocks = <&clk NPCM7XX_CLK_UART>;
286 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
291 serial1: serial@2000 {
292 compatible = "nuvoton,npcm750-uart";
293 reg = <0x2000 0x1000>;
294 clocks = <&clk NPCM7XX_CLK_UART>;
295 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
300 serial2: serial@3000 {
301 compatible = "nuvoton,npcm750-uart";
302 reg = <0x3000 0x1000>;
303 clocks = <&clk NPCM7XX_CLK_UART>;
304 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
309 serial3: serial@4000 {
310 compatible = "nuvoton,npcm750-uart";
311 reg = <0x4000 0x1000>;
312 clocks = <&clk NPCM7XX_CLK_UART>;
313 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
319 compatible = "nuvoton,npcm750-rng";
325 compatible = "nuvoton,npcm750-adc";
327 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
328 clocks = <&clk NPCM7XX_CLK_ADC>;
329 resets = <&rstc NPCM7XX_RESET_IPSRST1 NPCM7XX_RESET_ADC>;
333 pwm_fan: pwm-fan-controller@103000 {
334 #address-cells = <1>;
336 compatible = "nuvoton,npcm750-pwm-fan";
337 reg = <0x103000 0x2000>, <0x180000 0x8000>;
338 reg-names = "pwm", "fan";
339 clocks = <&clk NPCM7XX_CLK_APB3>,
340 <&clk NPCM7XX_CLK_APB4>;
341 clock-names = "pwm","fan";
342 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
343 <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
344 <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
345 <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
346 <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
347 <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
348 <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
349 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
350 pinctrl-names = "default";
351 pinctrl-0 = <&pwm0_pins &pwm1_pins
352 &pwm2_pins &pwm3_pins
353 &pwm4_pins &pwm5_pins
354 &pwm6_pins &pwm7_pins
355 &fanin0_pins &fanin1_pins
356 &fanin2_pins &fanin3_pins
357 &fanin4_pins &fanin5_pins
358 &fanin6_pins &fanin7_pins
359 &fanin8_pins &fanin9_pins
360 &fanin10_pins &fanin11_pins
361 &fanin12_pins &fanin13_pins
362 &fanin14_pins &fanin15_pins>;
367 reg = <0x80000 0x1000>;
368 compatible = "nuvoton,npcm750-i2c";
369 #address-cells = <1>;
371 clocks = <&clk NPCM7XX_CLK_APB2>;
372 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
373 pinctrl-names = "default";
374 pinctrl-0 = <&smb0_pins>;
379 reg = <0x81000 0x1000>;
380 compatible = "nuvoton,npcm750-i2c";
381 #address-cells = <1>;
383 clocks = <&clk NPCM7XX_CLK_APB2>;
384 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
385 pinctrl-names = "default";
386 pinctrl-0 = <&smb1_pins>;
391 reg = <0x82000 0x1000>;
392 compatible = "nuvoton,npcm750-i2c";
393 #address-cells = <1>;
395 clocks = <&clk NPCM7XX_CLK_APB2>;
396 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
397 pinctrl-names = "default";
398 pinctrl-0 = <&smb2_pins>;
403 reg = <0x83000 0x1000>;
404 compatible = "nuvoton,npcm750-i2c";
405 #address-cells = <1>;
407 clocks = <&clk NPCM7XX_CLK_APB2>;
408 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
409 pinctrl-names = "default";
410 pinctrl-0 = <&smb3_pins>;
415 reg = <0x84000 0x1000>;
416 compatible = "nuvoton,npcm750-i2c";
417 #address-cells = <1>;
419 clocks = <&clk NPCM7XX_CLK_APB2>;
420 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
421 pinctrl-names = "default";
422 pinctrl-0 = <&smb4_pins>;
427 reg = <0x85000 0x1000>;
428 compatible = "nuvoton,npcm750-i2c";
429 #address-cells = <1>;
431 clocks = <&clk NPCM7XX_CLK_APB2>;
432 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
433 pinctrl-names = "default";
434 pinctrl-0 = <&smb5_pins>;
439 reg = <0x86000 0x1000>;
440 compatible = "nuvoton,npcm750-i2c";
441 #address-cells = <1>;
443 clocks = <&clk NPCM7XX_CLK_APB2>;
444 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
445 pinctrl-names = "default";
446 pinctrl-0 = <&smb6_pins>;
451 reg = <0x87000 0x1000>;
452 compatible = "nuvoton,npcm750-i2c";
453 #address-cells = <1>;
455 clocks = <&clk NPCM7XX_CLK_APB2>;
456 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
457 pinctrl-names = "default";
458 pinctrl-0 = <&smb7_pins>;
463 reg = <0x88000 0x1000>;
464 compatible = "nuvoton,npcm750-i2c";
465 #address-cells = <1>;
467 clocks = <&clk NPCM7XX_CLK_APB2>;
468 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
469 pinctrl-names = "default";
470 pinctrl-0 = <&smb8_pins>;
475 reg = <0x89000 0x1000>;
476 compatible = "nuvoton,npcm750-i2c";
477 #address-cells = <1>;
479 clocks = <&clk NPCM7XX_CLK_APB2>;
480 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
481 pinctrl-names = "default";
482 pinctrl-0 = <&smb9_pins>;
487 reg = <0x8a000 0x1000>;
488 compatible = "nuvoton,npcm750-i2c";
489 #address-cells = <1>;
491 clocks = <&clk NPCM7XX_CLK_APB2>;
492 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
493 pinctrl-names = "default";
494 pinctrl-0 = <&smb10_pins>;
499 reg = <0x8b000 0x1000>;
500 compatible = "nuvoton,npcm750-i2c";
501 #address-cells = <1>;
503 clocks = <&clk NPCM7XX_CLK_APB2>;
504 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
505 pinctrl-names = "default";
506 pinctrl-0 = <&smb11_pins>;
511 reg = <0x8c000 0x1000>;
512 compatible = "nuvoton,npcm750-i2c";
513 #address-cells = <1>;
515 clocks = <&clk NPCM7XX_CLK_APB2>;
516 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
517 pinctrl-names = "default";
518 pinctrl-0 = <&smb12_pins>;
523 reg = <0x8d000 0x1000>;
524 compatible = "nuvoton,npcm750-i2c";
525 #address-cells = <1>;
527 clocks = <&clk NPCM7XX_CLK_APB2>;
528 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
529 pinctrl-names = "default";
530 pinctrl-0 = <&smb13_pins>;
535 reg = <0x8e000 0x1000>;
536 compatible = "nuvoton,npcm750-i2c";
537 #address-cells = <1>;
539 clocks = <&clk NPCM7XX_CLK_APB2>;
540 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
541 pinctrl-names = "default";
542 pinctrl-0 = <&smb14_pins>;
547 reg = <0x8f000 0x1000>;
548 compatible = "nuvoton,npcm750-i2c";
549 #address-cells = <1>;
551 clocks = <&clk NPCM7XX_CLK_APB2>;
552 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
553 pinctrl-names = "default";
554 pinctrl-0 = <&smb15_pins>;
560 pinctrl: pinctrl@f0800000 {
561 #address-cells = <1>;
563 compatible = "nuvoton,npcm750-pinctrl", "syscon", "simple-mfd";
564 ranges = <0 0xf0010000 0x8000>;
565 gpio0: gpio@f0010000 {
569 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
570 gpio-ranges = <&pinctrl 0 0 32>;
572 gpio1: gpio@f0011000 {
576 interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
577 gpio-ranges = <&pinctrl 0 32 32>;
579 gpio2: gpio@f0012000 {
583 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
584 gpio-ranges = <&pinctrl 0 64 32>;
586 gpio3: gpio@f0013000 {
590 interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
591 gpio-ranges = <&pinctrl 0 96 32>;
593 gpio4: gpio@f0014000 {
597 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
598 gpio-ranges = <&pinctrl 0 128 32>;
600 gpio5: gpio@f0015000 {
604 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
605 gpio-ranges = <&pinctrl 0 160 32>;
607 gpio6: gpio@f0016000 {
611 interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
612 gpio-ranges = <&pinctrl 0 192 32>;
614 gpio7: gpio@f0017000 {
618 interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
619 gpio-ranges = <&pinctrl 0 224 32>;
622 iox1_pins: iox1-pins {
626 iox2_pins: iox2-pins {
630 smb1d_pins: smb1d-pins {
634 smb2d_pins: smb2d-pins {
638 lkgpo1_pins: lkgpo1-pins {
642 lkgpo2_pins: lkgpo2-pins {
646 ioxh_pins: ioxh-pins {
650 gspi_pins: gspi-pins {
654 smb5b_pins: smb5b-pins {
658 smb5c_pins: smb5c-pins {
662 lkgpo0_pins: lkgpo0-pins {
666 pspi2_pins: pspi2-pins {
670 smb4den_pins: smb4den-pins {
672 function = "smb4den";
674 smb4b_pins: smb4b-pins {
678 smb4c_pins: smb4c-pins {
682 smb15_pins: smb15-pins {
686 smb4d_pins: smb4d-pins {
690 smb14_pins: smb14-pins {
694 smb5_pins: smb5-pins {
698 smb4_pins: smb4-pins {
702 smb3_pins: smb3-pins {
706 spi0cs1_pins: spi0cs1-pins {
708 function = "spi0cs1";
710 spi0cs2_pins: spi0cs2-pins {
712 function = "spi0cs2";
714 spi0cs3_pins: spi0cs3-pins {
716 function = "spi0cs3";
718 smb3c_pins: smb3c-pins {
722 smb3b_pins: smb3b-pins {
726 bmcuart0a_pins: bmcuart0a-pins {
727 groups = "bmcuart0a";
728 function = "bmcuart0a";
730 uart1_pins: uart1-pins {
734 jtag2_pins: jtag2-pins {
738 bmcuart1_pins: bmcuart1-pins {
740 function = "bmcuart1";
742 uart2_pins: uart2-pins {
746 bmcuart0b_pins: bmcuart0b-pins {
747 groups = "bmcuart0b";
748 function = "bmcuart0b";
750 r1err_pins: r1err-pins {
754 r1md_pins: r1md-pins {
758 smb3d_pins: smb3d-pins {
762 fanin0_pins: fanin0-pins {
766 fanin1_pins: fanin1-pins {
770 fanin2_pins: fanin2-pins {
774 fanin3_pins: fanin3-pins {
778 fanin4_pins: fanin4-pins {
782 fanin5_pins: fanin5-pins {
786 fanin6_pins: fanin6-pins {
790 fanin7_pins: fanin7-pins {
794 fanin8_pins: fanin8-pins {
798 fanin9_pins: fanin9-pins {
802 fanin10_pins: fanin10-pins {
804 function = "fanin10";
806 fanin11_pins: fanin11-pins {
808 function = "fanin11";
810 fanin12_pins: fanin12-pins {
812 function = "fanin12";
814 fanin13_pins: fanin13-pins {
816 function = "fanin13";
818 fanin14_pins: fanin14-pins {
820 function = "fanin14";
822 fanin15_pins: fanin15-pins {
824 function = "fanin15";
826 pwm0_pins: pwm0-pins {
830 pwm1_pins: pwm1-pins {
834 pwm2_pins: pwm2-pins {
838 pwm3_pins: pwm3-pins {
846 r2err_pins: r2err-pins {
850 r2md_pins: r2md-pins {
854 ga20kbc_pins: ga20kbc-pins {
856 function = "ga20kbc";
858 smb5d_pins: smb5d-pins {
866 espi_pins: espi-pins {
874 rg1mdio_pins: rg1mdio-pins {
876 function = "rg1mdio";
886 smb0_pins: smb0-pins {
890 smb1_pins: smb1-pins {
894 smb2_pins: smb2-pins {
898 smb2c_pins: smb2c-pins {
902 smb2b_pins: smb2b-pins {
906 smb1c_pins: smb1c-pins {
910 smb1b_pins: smb1b-pins {
914 smb8_pins: smb8-pins {
918 smb9_pins: smb9-pins {
922 smb10_pins: smb10-pins {
926 smb11_pins: smb11-pins {
934 sd1pwr_pins: sd1pwr-pins {
938 pwm4_pins: pwm4-pins {
942 pwm5_pins: pwm5-pins {
946 pwm6_pins: pwm6-pins {
950 pwm7_pins: pwm7-pins {
954 mmc8_pins: mmc8-pins {
962 mmcwp_pins: mmcwp-pins {
966 mmccd_pins: mmccd-pins {
970 mmcrst_pins: mmcrst-pins {
974 clkout_pins: clkout-pins {
978 serirq_pins: serirq-pins {
982 lpcclk_pins: lpcclk-pins {
986 scipme_pins: scipme-pins {
994 smb6_pins: smb6-pins {
998 smb7_pins: smb7-pins {
1002 pspi1_pins: pspi1-pins {
1006 faninx_pins: faninx-pins {
1008 function = "faninx";
1014 spi3_pins: spi3-pins {
1018 spi3cs1_pins: spi3cs1-pins {
1020 function = "spi3cs1";
1022 spi3quad_pins: spi3quad-pins {
1023 groups = "spi3quad";
1024 function = "spi3quad";
1026 spi3cs2_pins: spi3cs2-pins {
1028 function = "spi3cs2";
1030 spi3cs3_pins: spi3cs3-pins {
1032 function = "spi3cs3";
1034 nprd_smi_pins: nprd-smi-pins {
1035 groups = "nprd_smi";
1036 function = "nprd_smi";
1038 smb0b_pins: smb0b-pins {
1042 smb0c_pins: smb0c-pins {
1046 smb0den_pins: smb0den-pins {
1048 function = "smb0den";
1050 smb0d_pins: smb0d-pins {
1054 ddc_pins: ddc-pins {
1058 rg2mdio_pins: rg2mdio-pins {
1060 function = "rg2mdio";
1062 wdog1_pins: wdog1-pins {
1066 wdog2_pins: wdog2-pins {
1070 smb12_pins: smb12-pins {
1074 smb13_pins: smb13-pins {
1078 spix_pins: spix-pins {
1082 spixcs1_pins: spixcs1-pins {
1084 function = "spixcs1";
1086 clkreq_pins: clkreq-pins {
1088 function = "clkreq";
1090 hgpio0_pins: hgpio0-pins {
1092 function = "hgpio0";
1094 hgpio1_pins: hgpio1-pins {
1096 function = "hgpio1";
1098 hgpio2_pins: hgpio2-pins {
1100 function = "hgpio2";
1102 hgpio3_pins: hgpio3-pins {
1104 function = "hgpio3";
1106 hgpio4_pins: hgpio4-pins {
1108 function = "hgpio4";
1110 hgpio5_pins: hgpio5-pins {
1112 function = "hgpio5";
1114 hgpio6_pins: hgpio6-pins {
1116 function = "hgpio6";
1118 hgpio7_pins: hgpio7-pins {
1120 function = "hgpio7";