1 // SPDX-License-Identifier: GPL-2.0+ OR MIT
3 // Copyright 2015 Freescale Semiconductor, Inc.
4 // Copyright 2016 Toradex AG
6 #include <dt-bindings/clock/imx7d-clock.h>
7 #include <dt-bindings/power/imx7-power.h>
8 #include <dt-bindings/gpio/gpio.h>
9 #include <dt-bindings/input/input.h>
10 #include <dt-bindings/interrupt-controller/arm-gic.h>
11 #include <dt-bindings/reset/imx7-reset.h>
12 #include "imx7d-pinfunc.h"
18 * The decompressor and also some bootloaders rely on a
19 * pre-existing /chosen node to be available to insert the
20 * command line and merge other ATAGS info.
57 entry-method = "psci";
59 cpu_sleep_wait: cpu-sleep-wait {
60 compatible = "arm,idle-state";
61 arm,psci-suspend-param = <0x0010000>;
63 entry-latency-us = <100>;
64 exit-latency-us = <50>;
65 min-residency-us = <1000>;
70 compatible = "arm,cortex-a7";
73 clock-frequency = <792000000>;
74 clock-latency = <61036>; /* two CLK32 periods */
75 clocks = <&clks IMX7D_CLK_ARM>;
76 cpu-idle-states = <&cpu_sleep_wait>;
81 compatible = "fixed-clock";
83 clock-frequency = <32768>;
84 clock-output-names = "ckil";
88 compatible = "fixed-clock";
90 clock-frequency = <24000000>;
91 clock-output-names = "osc";
94 usbphynop1: usbphynop1 {
95 compatible = "usb-nop-xceiv";
96 clocks = <&clks IMX7D_USB_PHY1_CLK>;
97 clock-names = "main_clk";
101 usbphynop3: usbphynop3 {
102 compatible = "usb-nop-xceiv";
103 clocks = <&clks IMX7D_USB_HSIC_ROOT_CLK>;
104 clock-names = "main_clk";
109 compatible = "arm,cortex-a7-pmu";
110 interrupt-parent = <&gpc>;
111 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
112 interrupt-affinity = <&cpu0>;
117 * non-configurable replicators don't show up on the
118 * AMBA bus. As such no need to add "arm,primecell"
120 compatible = "arm,coresight-static-replicator";
123 #address-cells = <1>;
125 /* replicator output ports */
128 replicator_out_port0: endpoint {
129 remote-endpoint = <&tpiu_in_port>;
135 replicator_out_port1: endpoint {
136 remote-endpoint = <&etr_in_port>;
143 replicator_in_port0: endpoint {
144 remote-endpoint = <&etf_out_port>;
151 compatible = "fsl,imx7d-tempmon";
152 interrupt-parent = <&gpc>;
153 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
154 fsl,tempmon = <&anatop>;
155 nvmem-cells = <&tempmon_calib>, <&fuse_grade>;
156 nvmem-cell-names = "calib", "temp_grade";
157 clocks = <&clks IMX7D_PLL_SYS_MAIN_CLK>;
161 compatible = "arm,armv7-timer";
162 interrupt-parent = <&intc>;
163 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
164 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
165 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
166 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>;
170 #address-cells = <1>;
172 compatible = "simple-bus";
173 interrupt-parent = <&gpc>;
177 compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
178 reg = <0x30041000 0x1000>;
179 clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
180 clock-names = "apb_pclk";
182 ca_funnel_in_ports: in-ports {
184 ca_funnel_in_port0: endpoint {
185 remote-endpoint = <&etm0_out_port>;
189 /* the other input ports are not connect to anything */
194 ca_funnel_out_port0: endpoint {
195 remote-endpoint = <&hugo_funnel_in_port0>;
203 compatible = "arm,coresight-etm3x", "arm,primecell";
204 reg = <0x3007c000 0x1000>;
206 clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
207 clock-names = "apb_pclk";
211 etm0_out_port: endpoint {
212 remote-endpoint = <&ca_funnel_in_port0>;
219 compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
220 reg = <0x30083000 0x1000>;
221 clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
222 clock-names = "apb_pclk";
225 #address-cells = <1>;
230 hugo_funnel_in_port0: endpoint {
231 remote-endpoint = <&ca_funnel_out_port0>;
237 hugo_funnel_in_port1: endpoint {
241 /* the other input ports are not connect to anything */
246 hugo_funnel_out_port0: endpoint {
247 remote-endpoint = <&etf_in_port>;
254 compatible = "arm,coresight-tmc", "arm,primecell";
255 reg = <0x30084000 0x1000>;
256 clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
257 clock-names = "apb_pclk";
261 etf_in_port: endpoint {
262 remote-endpoint = <&hugo_funnel_out_port0>;
269 etf_out_port: endpoint {
270 remote-endpoint = <&replicator_in_port0>;
277 compatible = "arm,coresight-tmc", "arm,primecell";
278 reg = <0x30086000 0x1000>;
279 clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
280 clock-names = "apb_pclk";
284 etr_in_port: endpoint {
285 remote-endpoint = <&replicator_out_port1>;
292 compatible = "arm,coresight-tpiu", "arm,primecell";
293 reg = <0x30087000 0x1000>;
294 clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
295 clock-names = "apb_pclk";
299 tpiu_in_port: endpoint {
300 remote-endpoint = <&replicator_out_port0>;
306 intc: interrupt-controller@31001000 {
307 compatible = "arm,cortex-a7-gic";
308 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>;
309 #interrupt-cells = <3>;
310 interrupt-controller;
311 interrupt-parent = <&intc>;
312 reg = <0x31001000 0x1000>,
318 aips1: bus@30000000 {
319 compatible = "fsl,aips-bus", "simple-bus";
320 #address-cells = <1>;
322 reg = <0x30000000 0x400000>;
325 gpio1: gpio@30200000 {
326 compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
327 reg = <0x30200000 0x10000>;
328 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, /* GPIO1_INT15_0 */
329 <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; /* GPIO1_INT31_16 */
332 interrupt-controller;
333 #interrupt-cells = <2>;
334 gpio-ranges = <&iomuxc_lpsr 0 0 8>, <&iomuxc 8 5 8>;
337 gpio2: gpio@30210000 {
338 compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
339 reg = <0x30210000 0x10000>;
340 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
341 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
344 interrupt-controller;
345 #interrupt-cells = <2>;
346 gpio-ranges = <&iomuxc 0 13 32>;
349 gpio3: gpio@30220000 {
350 compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
351 reg = <0x30220000 0x10000>;
352 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
353 <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
356 interrupt-controller;
357 #interrupt-cells = <2>;
358 gpio-ranges = <&iomuxc 0 45 29>;
361 gpio4: gpio@30230000 {
362 compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
363 reg = <0x30230000 0x10000>;
364 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
365 <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
368 interrupt-controller;
369 #interrupt-cells = <2>;
370 gpio-ranges = <&iomuxc 0 74 24>;
373 gpio5: gpio@30240000 {
374 compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
375 reg = <0x30240000 0x10000>;
376 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
377 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
380 interrupt-controller;
381 #interrupt-cells = <2>;
382 gpio-ranges = <&iomuxc 0 98 18>;
385 gpio6: gpio@30250000 {
386 compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
387 reg = <0x30250000 0x10000>;
388 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
389 <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
392 interrupt-controller;
393 #interrupt-cells = <2>;
394 gpio-ranges = <&iomuxc 0 116 23>;
397 gpio7: gpio@30260000 {
398 compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
399 reg = <0x30260000 0x10000>;
400 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
401 <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
404 interrupt-controller;
405 #interrupt-cells = <2>;
406 gpio-ranges = <&iomuxc 0 139 16>;
409 wdog1: watchdog@30280000 {
410 compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt";
411 reg = <0x30280000 0x10000>;
412 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
413 clocks = <&clks IMX7D_WDOG1_ROOT_CLK>;
416 wdog2: watchdog@30290000 {
417 compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt";
418 reg = <0x30290000 0x10000>;
419 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
420 clocks = <&clks IMX7D_WDOG2_ROOT_CLK>;
424 wdog3: watchdog@302a0000 {
425 compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt";
426 reg = <0x302a0000 0x10000>;
427 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
428 clocks = <&clks IMX7D_WDOG3_ROOT_CLK>;
432 wdog4: watchdog@302b0000 {
433 compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt";
434 reg = <0x302b0000 0x10000>;
435 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
436 clocks = <&clks IMX7D_WDOG4_ROOT_CLK>;
440 iomuxc_lpsr: iomuxc-lpsr@302c0000 {
441 compatible = "fsl,imx7d-iomuxc-lpsr";
442 reg = <0x302c0000 0x10000>;
443 fsl,input-sel = <&iomuxc>;
446 gpt1: timer@302d0000 {
447 compatible = "fsl,imx7d-gpt", "fsl,imx6sx-gpt";
448 reg = <0x302d0000 0x10000>;
449 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
450 clocks = <&clks IMX7D_GPT1_ROOT_CLK>,
451 <&clks IMX7D_GPT1_ROOT_CLK>;
452 clock-names = "ipg", "per";
455 gpt2: timer@302e0000 {
456 compatible = "fsl,imx7d-gpt", "fsl,imx6sx-gpt";
457 reg = <0x302e0000 0x10000>;
458 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
459 clocks = <&clks IMX7D_GPT2_ROOT_CLK>,
460 <&clks IMX7D_GPT2_ROOT_CLK>;
461 clock-names = "ipg", "per";
465 gpt3: timer@302f0000 {
466 compatible = "fsl,imx7d-gpt", "fsl,imx6sx-gpt";
467 reg = <0x302f0000 0x10000>;
468 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
469 clocks = <&clks IMX7D_GPT3_ROOT_CLK>,
470 <&clks IMX7D_GPT3_ROOT_CLK>;
471 clock-names = "ipg", "per";
475 gpt4: timer@30300000 {
476 compatible = "fsl,imx7d-gpt", "fsl,imx6sx-gpt";
477 reg = <0x30300000 0x10000>;
478 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
479 clocks = <&clks IMX7D_GPT4_ROOT_CLK>,
480 <&clks IMX7D_GPT4_ROOT_CLK>;
481 clock-names = "ipg", "per";
485 kpp: keypad@30320000 {
486 compatible = "fsl,imx7d-kpp", "fsl,imx21-kpp";
487 reg = <0x30320000 0x10000>;
488 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
489 clocks = <&clks IMX7D_KPP_ROOT_CLK>;
493 iomuxc: pinctrl@30330000 {
494 compatible = "fsl,imx7d-iomuxc";
495 reg = <0x30330000 0x10000>;
498 gpr: iomuxc-gpr@30340000 {
499 compatible = "fsl,imx7d-iomuxc-gpr",
500 "fsl,imx6q-iomuxc-gpr", "syscon",
502 reg = <0x30340000 0x10000>;
504 mux: mux-controller {
505 compatible = "mmio-mux";
506 #mux-control-cells = <0>;
507 mux-reg-masks = <0x14 0x00000010>;
511 compatible = "video-mux";
512 mux-controls = <&mux 0>;
513 #address-cells = <1>;
524 csi_mux_from_mipi_vc0: endpoint {
525 remote-endpoint = <&mipi_vc0_to_csi_mux>;
532 csi_mux_to_csi: endpoint {
533 remote-endpoint = <&csi_from_csi_mux>;
539 ocotp: ocotp-ctrl@30350000 {
540 #address-cells = <1>;
542 compatible = "fsl,imx7d-ocotp", "syscon";
543 reg = <0x30350000 0x10000>;
544 clocks = <&clks IMX7D_OCOTP_CLK>;
546 tempmon_calib: calib@3c {
550 fuse_grade: fuse-grade@10 {
555 anatop: anatop@30360000 {
556 compatible = "fsl,imx7d-anatop", "fsl,imx6q-anatop",
557 "syscon", "simple-mfd";
558 reg = <0x30360000 0x10000>;
559 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
560 <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
562 reg_1p0d: regulator-vdd1p0d {
563 compatible = "fsl,anatop-regulator";
564 regulator-name = "vdd1p0d";
565 regulator-min-microvolt = <800000>;
566 regulator-max-microvolt = <1200000>;
567 anatop-reg-offset = <0x210>;
568 anatop-vol-bit-shift = <8>;
569 anatop-vol-bit-width = <5>;
570 anatop-min-bit-val = <8>;
571 anatop-min-voltage = <800000>;
572 anatop-max-voltage = <1200000>;
573 anatop-enable-bit = <0>;
576 reg_1p2: regulator-vdd1p2 {
577 compatible = "fsl,anatop-regulator";
578 regulator-name = "vdd1p2";
579 regulator-min-microvolt = <1100000>;
580 regulator-max-microvolt = <1300000>;
581 anatop-reg-offset = <0x220>;
582 anatop-vol-bit-shift = <8>;
583 anatop-vol-bit-width = <5>;
584 anatop-min-bit-val = <0x14>;
585 anatop-min-voltage = <1100000>;
586 anatop-max-voltage = <1300000>;
587 anatop-enable-bit = <0>;
591 snvs: snvs@30370000 {
592 compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
593 reg = <0x30370000 0x10000>;
595 snvs_rtc: snvs-rtc-lp {
596 compatible = "fsl,sec-v4.0-mon-rtc-lp";
599 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
600 <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
601 clocks = <&clks IMX7D_SNVS_CLK>;
602 clock-names = "snvs-rtc";
605 snvs_pwrkey: snvs-powerkey {
606 compatible = "fsl,sec-v4.0-pwrkey";
608 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
609 clocks = <&clks IMX7D_SNVS_CLK>;
610 clock-names = "snvs-pwrkey";
611 linux,keycode = <KEY_POWER>;
617 clks: clock-controller@30380000 {
618 compatible = "fsl,imx7d-ccm";
619 reg = <0x30380000 0x10000>;
620 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
621 <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
623 clocks = <&ckil>, <&osc>;
624 clock-names = "ckil", "osc";
627 src: reset-controller@30390000 {
628 compatible = "fsl,imx7d-src", "syscon";
629 reg = <0x30390000 0x10000>;
630 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
635 compatible = "fsl,imx7d-gpc";
636 reg = <0x303a0000 0x10000>;
637 interrupt-controller;
638 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
639 #interrupt-cells = <3>;
640 interrupt-parent = <&intc>;
641 #power-domain-cells = <1>;
644 #address-cells = <1>;
647 pgc_mipi_phy: power-domain@0 {
648 #power-domain-cells = <0>;
650 power-supply = <®_1p0d>;
653 pgc_pcie_phy: power-domain@1 {
654 #power-domain-cells = <0>;
656 power-supply = <®_1p0d>;
659 pgc_hsic_phy: power-domain@2 {
660 #power-domain-cells = <0>;
662 power-supply = <®_1p2>;
668 aips2: bus@30400000 {
669 compatible = "fsl,aips-bus", "simple-bus";
670 #address-cells = <1>;
672 reg = <0x30400000 0x400000>;
676 compatible = "fsl,imx7d-adc";
677 reg = <0x30610000 0x10000>;
678 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
679 clocks = <&clks IMX7D_ADC_ROOT_CLK>;
681 #io-channel-cells = <1>;
686 compatible = "fsl,imx7d-adc";
687 reg = <0x30620000 0x10000>;
688 interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
689 clocks = <&clks IMX7D_ADC_ROOT_CLK>;
691 #io-channel-cells = <1>;
695 ecspi4: spi@30630000 {
696 #address-cells = <1>;
698 compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi";
699 reg = <0x30630000 0x10000>;
700 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
701 clocks = <&clks IMX7D_ECSPI4_ROOT_CLK>,
702 <&clks IMX7D_ECSPI4_ROOT_CLK>;
703 clock-names = "ipg", "per";
708 compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm";
709 reg = <0x30660000 0x10000>;
710 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
711 clocks = <&clks IMX7D_PWM1_ROOT_CLK>,
712 <&clks IMX7D_PWM1_ROOT_CLK>;
713 clock-names = "ipg", "per";
719 compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm";
720 reg = <0x30670000 0x10000>;
721 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
722 clocks = <&clks IMX7D_PWM2_ROOT_CLK>,
723 <&clks IMX7D_PWM2_ROOT_CLK>;
724 clock-names = "ipg", "per";
730 compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm";
731 reg = <0x30680000 0x10000>;
732 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
733 clocks = <&clks IMX7D_PWM3_ROOT_CLK>,
734 <&clks IMX7D_PWM3_ROOT_CLK>;
735 clock-names = "ipg", "per";
741 compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm";
742 reg = <0x30690000 0x10000>;
743 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
744 clocks = <&clks IMX7D_PWM4_ROOT_CLK>,
745 <&clks IMX7D_PWM4_ROOT_CLK>;
746 clock-names = "ipg", "per";
752 compatible = "fsl,imx7-csi";
753 reg = <0x30710000 0x10000>;
754 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
755 clocks = <&clks IMX7D_CLK_DUMMY>,
756 <&clks IMX7D_CSI_MCLK_ROOT_CLK>,
757 <&clks IMX7D_CLK_DUMMY>;
758 clock-names = "axi", "mclk", "dcic";
762 csi_from_csi_mux: endpoint {
763 remote-endpoint = <&csi_mux_to_csi>;
768 lcdif: lcdif@30730000 {
769 compatible = "fsl,imx7d-lcdif", "fsl,imx28-lcdif";
770 reg = <0x30730000 0x10000>;
771 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
772 clocks = <&clks IMX7D_LCDIF_PIXEL_ROOT_CLK>,
773 <&clks IMX7D_LCDIF_PIXEL_ROOT_CLK>;
774 clock-names = "pix", "axi";
778 mipi_csi: mipi-csi@30750000 {
779 compatible = "fsl,imx7-mipi-csi2";
780 reg = <0x30750000 0x10000>;
781 #address-cells = <1>;
783 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
784 clocks = <&clks IMX7D_IPG_ROOT_CLK>,
785 <&clks IMX7D_MIPI_CSI_ROOT_CLK>,
786 <&clks IMX7D_MIPI_DPHY_ROOT_CLK>;
787 clock-names = "pclk", "wrap", "phy";
788 power-domains = <&pgc_mipi_phy>;
789 phy-supply = <®_1p0d>;
790 resets = <&src IMX7_RESET_MIPI_PHY_MRST>;
791 reset-names = "mrst";
801 mipi_vc0_to_csi_mux: endpoint {
802 remote-endpoint = <&csi_mux_from_mipi_vc0>;
808 aips3: bus@30800000 {
809 compatible = "fsl,aips-bus", "simple-bus";
810 #address-cells = <1>;
812 reg = <0x30800000 0x400000>;
816 compatible = "fsl,spba-bus", "simple-bus";
817 #address-cells = <1>;
819 reg = <0x30800000 0x100000>;
822 ecspi1: spi@30820000 {
823 #address-cells = <1>;
825 compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi";
826 reg = <0x30820000 0x10000>;
827 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
828 clocks = <&clks IMX7D_ECSPI1_ROOT_CLK>,
829 <&clks IMX7D_ECSPI1_ROOT_CLK>;
830 clock-names = "ipg", "per";
834 ecspi2: spi@30830000 {
835 #address-cells = <1>;
837 compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi";
838 reg = <0x30830000 0x10000>;
839 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
840 clocks = <&clks IMX7D_ECSPI2_ROOT_CLK>,
841 <&clks IMX7D_ECSPI2_ROOT_CLK>;
842 clock-names = "ipg", "per";
846 ecspi3: spi@30840000 {
847 #address-cells = <1>;
849 compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi";
850 reg = <0x30840000 0x10000>;
851 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
852 clocks = <&clks IMX7D_ECSPI3_ROOT_CLK>,
853 <&clks IMX7D_ECSPI3_ROOT_CLK>;
854 clock-names = "ipg", "per";
858 uart1: serial@30860000 {
859 compatible = "fsl,imx7d-uart",
861 reg = <0x30860000 0x10000>;
862 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
863 clocks = <&clks IMX7D_UART1_ROOT_CLK>,
864 <&clks IMX7D_UART1_ROOT_CLK>;
865 clock-names = "ipg", "per";
869 uart2: serial@30890000 {
870 compatible = "fsl,imx7d-uart",
872 reg = <0x30890000 0x10000>;
873 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
874 clocks = <&clks IMX7D_UART2_ROOT_CLK>,
875 <&clks IMX7D_UART2_ROOT_CLK>;
876 clock-names = "ipg", "per";
880 uart3: serial@30880000 {
881 compatible = "fsl,imx7d-uart",
883 reg = <0x30880000 0x10000>;
884 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
885 clocks = <&clks IMX7D_UART3_ROOT_CLK>,
886 <&clks IMX7D_UART3_ROOT_CLK>;
887 clock-names = "ipg", "per";
892 #sound-dai-cells = <0>;
893 compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai";
894 reg = <0x308a0000 0x10000>;
895 interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
896 clocks = <&clks IMX7D_SAI1_IPG_CLK>,
897 <&clks IMX7D_SAI1_ROOT_CLK>,
898 <&clks IMX7D_CLK_DUMMY>,
899 <&clks IMX7D_CLK_DUMMY>;
900 clock-names = "bus", "mclk1", "mclk2", "mclk3";
901 dma-names = "rx", "tx";
902 dmas = <&sdma 8 24 0>, <&sdma 9 24 0>;
907 #sound-dai-cells = <0>;
908 compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai";
909 reg = <0x308b0000 0x10000>;
910 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
911 clocks = <&clks IMX7D_SAI2_IPG_CLK>,
912 <&clks IMX7D_SAI2_ROOT_CLK>,
913 <&clks IMX7D_CLK_DUMMY>,
914 <&clks IMX7D_CLK_DUMMY>;
915 clock-names = "bus", "mclk1", "mclk2", "mclk3";
916 dma-names = "rx", "tx";
917 dmas = <&sdma 10 24 0>, <&sdma 11 24 0>;
922 #sound-dai-cells = <0>;
923 compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai";
924 reg = <0x308c0000 0x10000>;
925 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
926 clocks = <&clks IMX7D_SAI3_IPG_CLK>,
927 <&clks IMX7D_SAI3_ROOT_CLK>,
928 <&clks IMX7D_CLK_DUMMY>,
929 <&clks IMX7D_CLK_DUMMY>;
930 clock-names = "bus", "mclk1", "mclk2", "mclk3";
931 dma-names = "rx", "tx";
932 dmas = <&sdma 12 24 0>, <&sdma 13 24 0>;
937 crypto: crypto@30900000 {
938 compatible = "fsl,sec-v4.0";
939 #address-cells = <1>;
941 reg = <0x30900000 0x40000>;
942 ranges = <0 0x30900000 0x40000>;
943 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
944 clocks = <&clks IMX7D_CAAM_CLK>,
945 <&clks IMX7D_AHB_CHANNEL_ROOT_CLK>;
946 clock-names = "ipg", "aclk";
949 compatible = "fsl,sec-v4.0-job-ring";
950 reg = <0x1000 0x1000>;
951 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
955 compatible = "fsl,sec-v4.0-job-ring";
956 reg = <0x2000 0x1000>;
957 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
961 compatible = "fsl,sec-v4.0-job-ring";
962 reg = <0x3000 0x1000>;
963 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
967 flexcan1: can@30a00000 {
968 compatible = "fsl,imx7d-flexcan", "fsl,imx6q-flexcan";
969 reg = <0x30a00000 0x10000>;
970 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
971 clocks = <&clks IMX7D_CLK_DUMMY>,
972 <&clks IMX7D_CAN1_ROOT_CLK>;
973 clock-names = "ipg", "per";
974 fsl,stop-mode = <&gpr 0x10 1 0x10 17>;
978 flexcan2: can@30a10000 {
979 compatible = "fsl,imx7d-flexcan", "fsl,imx6q-flexcan";
980 reg = <0x30a10000 0x10000>;
981 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
982 clocks = <&clks IMX7D_CLK_DUMMY>,
983 <&clks IMX7D_CAN2_ROOT_CLK>;
984 clock-names = "ipg", "per";
985 fsl,stop-mode = <&gpr 0x10 2 0x10 18>;
990 #address-cells = <1>;
992 compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c";
993 reg = <0x30a20000 0x10000>;
994 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
995 clocks = <&clks IMX7D_I2C1_ROOT_CLK>;
1000 #address-cells = <1>;
1002 compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c";
1003 reg = <0x30a30000 0x10000>;
1004 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
1005 clocks = <&clks IMX7D_I2C2_ROOT_CLK>;
1006 status = "disabled";
1009 i2c3: i2c@30a40000 {
1010 #address-cells = <1>;
1012 compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c";
1013 reg = <0x30a40000 0x10000>;
1014 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
1015 clocks = <&clks IMX7D_I2C3_ROOT_CLK>;
1016 status = "disabled";
1019 i2c4: i2c@30a50000 {
1020 #address-cells = <1>;
1022 compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c";
1023 reg = <0x30a50000 0x10000>;
1024 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
1025 clocks = <&clks IMX7D_I2C4_ROOT_CLK>;
1026 status = "disabled";
1029 uart4: serial@30a60000 {
1030 compatible = "fsl,imx7d-uart",
1032 reg = <0x30a60000 0x10000>;
1033 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
1034 clocks = <&clks IMX7D_UART4_ROOT_CLK>,
1035 <&clks IMX7D_UART4_ROOT_CLK>;
1036 clock-names = "ipg", "per";
1037 status = "disabled";
1040 uart5: serial@30a70000 {
1041 compatible = "fsl,imx7d-uart",
1043 reg = <0x30a70000 0x10000>;
1044 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
1045 clocks = <&clks IMX7D_UART5_ROOT_CLK>,
1046 <&clks IMX7D_UART5_ROOT_CLK>;
1047 clock-names = "ipg", "per";
1048 status = "disabled";
1051 uart6: serial@30a80000 {
1052 compatible = "fsl,imx7d-uart",
1054 reg = <0x30a80000 0x10000>;
1055 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
1056 clocks = <&clks IMX7D_UART6_ROOT_CLK>,
1057 <&clks IMX7D_UART6_ROOT_CLK>;
1058 clock-names = "ipg", "per";
1059 status = "disabled";
1062 uart7: serial@30a90000 {
1063 compatible = "fsl,imx7d-uart",
1065 reg = <0x30a90000 0x10000>;
1066 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
1067 clocks = <&clks IMX7D_UART7_ROOT_CLK>,
1068 <&clks IMX7D_UART7_ROOT_CLK>;
1069 clock-names = "ipg", "per";
1070 status = "disabled";
1073 mu0a: mailbox@30aa0000 {
1074 compatible = "fsl,imx7s-mu", "fsl,imx6sx-mu";
1075 reg = <0x30aa0000 0x10000>;
1076 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
1077 clocks = <&clks IMX7D_MU_ROOT_CLK>;
1079 status = "disabled";
1082 mu0b: mailbox@30ab0000 {
1083 compatible = "fsl,imx7s-mu", "fsl,imx6sx-mu";
1084 reg = <0x30ab0000 0x10000>;
1085 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
1086 clocks = <&clks IMX7D_MU_ROOT_CLK>;
1089 status = "disabled";
1092 usbotg1: usb@30b10000 {
1093 compatible = "fsl,imx7d-usb", "fsl,imx27-usb";
1094 reg = <0x30b10000 0x200>;
1095 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
1096 clocks = <&clks IMX7D_USB_CTRL_CLK>;
1097 fsl,usbphy = <&usbphynop1>;
1098 fsl,usbmisc = <&usbmisc1 0>;
1099 phy-clkgate-delay-us = <400>;
1100 status = "disabled";
1103 usbh: usb@30b30000 {
1104 compatible = "fsl,imx7d-usb", "fsl,imx27-usb";
1105 reg = <0x30b30000 0x200>;
1106 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
1107 power-domains = <&pgc_hsic_phy>;
1108 clocks = <&clks IMX7D_USB_CTRL_CLK>;
1109 fsl,usbphy = <&usbphynop3>;
1110 fsl,usbmisc = <&usbmisc3 0>;
1113 phy-clkgate-delay-us = <400>;
1114 status = "disabled";
1117 usbmisc1: usbmisc@30b10200 {
1119 compatible = "fsl,imx7d-usbmisc", "fsl,imx6q-usbmisc";
1120 reg = <0x30b10200 0x200>;
1123 usbmisc3: usbmisc@30b30200 {
1125 compatible = "fsl,imx7d-usbmisc", "fsl,imx6q-usbmisc";
1126 reg = <0x30b30200 0x200>;
1129 usdhc1: usdhc@30b40000 {
1130 compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc";
1131 reg = <0x30b40000 0x10000>;
1132 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
1133 clocks = <&clks IMX7D_IPG_ROOT_CLK>,
1134 <&clks IMX7D_NAND_USDHC_BUS_ROOT_CLK>,
1135 <&clks IMX7D_USDHC1_ROOT_CLK>;
1136 clock-names = "ipg", "ahb", "per";
1138 status = "disabled";
1141 usdhc2: usdhc@30b50000 {
1142 compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc";
1143 reg = <0x30b50000 0x10000>;
1144 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
1145 clocks = <&clks IMX7D_IPG_ROOT_CLK>,
1146 <&clks IMX7D_NAND_USDHC_BUS_ROOT_CLK>,
1147 <&clks IMX7D_USDHC2_ROOT_CLK>;
1148 clock-names = "ipg", "ahb", "per";
1150 status = "disabled";
1153 usdhc3: usdhc@30b60000 {
1154 compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc";
1155 reg = <0x30b60000 0x10000>;
1156 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
1157 clocks = <&clks IMX7D_IPG_ROOT_CLK>,
1158 <&clks IMX7D_NAND_USDHC_BUS_ROOT_CLK>,
1159 <&clks IMX7D_USDHC3_ROOT_CLK>;
1160 clock-names = "ipg", "ahb", "per";
1162 status = "disabled";
1165 sdma: sdma@30bd0000 {
1166 compatible = "fsl,imx7d-sdma", "fsl,imx35-sdma";
1167 reg = <0x30bd0000 0x10000>;
1168 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
1169 clocks = <&clks IMX7D_IPG_ROOT_CLK>,
1170 <&clks IMX7D_SDMA_CORE_CLK>;
1171 clock-names = "ipg", "ahb";
1173 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin";
1176 fec1: ethernet@30be0000 {
1177 compatible = "fsl,imx7d-fec", "fsl,imx6sx-fec";
1178 reg = <0x30be0000 0x10000>;
1179 interrupt-names = "int0", "int1", "int2", "pps";
1180 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
1181 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
1182 <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
1183 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
1184 clocks = <&clks IMX7D_ENET1_IPG_ROOT_CLK>,
1185 <&clks IMX7D_ENET_AXI_ROOT_CLK>,
1186 <&clks IMX7D_ENET1_TIME_ROOT_CLK>,
1187 <&clks IMX7D_PLL_ENET_MAIN_125M_CLK>,
1188 <&clks IMX7D_ENET_PHY_REF_ROOT_CLK>;
1189 clock-names = "ipg", "ahb", "ptp",
1190 "enet_clk_ref", "enet_out";
1191 fsl,num-tx-queues = <3>;
1192 fsl,num-rx-queues = <3>;
1193 fsl,stop-mode = <&gpr 0x10 3>;
1194 status = "disabled";
1198 dma_apbh: dma-apbh@33000000 {
1199 compatible = "fsl,imx7d-dma-apbh", "fsl,imx28-dma-apbh";
1200 reg = <0x33000000 0x2000>;
1201 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
1202 <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
1203 <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
1204 <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
1205 interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
1208 clocks = <&clks IMX7D_NAND_USDHC_BUS_RAWNAND_CLK>;
1211 gpmi: gpmi-nand@33002000{
1212 compatible = "fsl,imx7d-gpmi-nand";
1213 #address-cells = <1>;
1215 reg = <0x33002000 0x2000>, <0x33004000 0x4000>;
1216 reg-names = "gpmi-nand", "bch";
1217 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
1218 interrupt-names = "bch";
1219 clocks = <&clks IMX7D_NAND_RAWNAND_CLK>,
1220 <&clks IMX7D_NAND_USDHC_BUS_RAWNAND_CLK>;
1221 clock-names = "gpmi_io", "gpmi_bch_apb";
1222 dmas = <&dma_apbh 0>;
1223 dma-names = "rx-tx";
1224 status = "disabled";
1225 assigned-clocks = <&clks IMX7D_NAND_ROOT_SRC>;
1226 assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_500M_CLK>;